ZHCSTL4B October 2023 – May 2024 MSPM0C1103 , MSPM0C1104
PRODUCTION DATA
请参考 PDF 数据表获取器件具体的封装图。
The following table describes the functions available on every pin for each device package.
PINCMx | PIN FUNCTION | PIN NUMBER | I/O Structure | |||||||
---|---|---|---|---|---|---|---|---|---|---|
PIN NAME |
ANALOG | DIGITAL (1) |
20 VSSOP |
20 TSSOP |
20 WQFN |
16 SOT | 8 SOT | 8 WSON | ||
N/A | VDD | 6 | 9 | 4 | 5 | 4 | 4 | Power | ||
N/A | VSS | 7 | 7 | 5 | 6 | 3 | 3 | Power | ||
1 | PA0 | BEEP [2] / I2C0_SDA [3] / TIMG8_C0 [4] / SPI0_CS1 [5]/ FCC_IN [6]/ TIMA_FAL1 [7] | 4 | 11 | 2 | 3 | 5 | 5 | 5V Tolerant Open-Drain | |
2 | PA1 | I2C0_SCL [2] / TIM8_C0 [3] / HFCLK_IN [4]/ TIMA0_C1 [5] | 5 | 12 | 3 | 4 | 2 | 2 | 5V Tolerant Open-Drain | |
N/A | NRST | 4 | Reset | |||||||
3 | PA2 | TIMG8_C1[2] / SPI0_CS0[3] / TIMA0_C0[4] / TIMG8_IDX[5] | 8 | 8 | 6 | 7 | - | - | Standard | |
5 | PA4 | TIMA0_C0N[2] / SPI0_POCI[3]/ LFCLK_IN[4]/ HFCLK_IN[5] / TIMA0_C1N[6] | 9 | 5 | 7 | - | - | - | Standard | |
7 | PA6 | TIMG14__C1[2] / SPI0_SCK[3] / TIMA0_C1[4] / TIMG14_C2[5] / SPI0_CS0[6] / TIMA_FAL0[7] | 10 | 10 | 8 | 8 | - | - | Standard | |
12 | PA11 | SPI0_SCK[2] / I2C0_SCL[3] / TIMA_FAL0[4] | 11 | 6 | 9 | - | - | - | Standard | |
17 | PA16 | A8 | TIMA0_C1N[2] / SPI0_POCI[3] / TIMG14_C0[4] / FCC_IN[5] | 12 | - | 10 | - | - | - | Standard |
18 | PA17 | A9 | UART0_TX[2] / TIMA0_C0N[3] / SPI0_SCK[4] / TIMA0_C2[5] / SPI0_CS1[6] / TIMA0_C3[7] | 13 | 13 | 11 | 9 | - | - | Standard |
19 | PA18 | A7 | UART0_RX[2] / SPI0_PICO[3] / TIMA0_C1N[4] / CLK_OUT[5] / TIMA0_C3[6] / TIMA0_C3N[7] | 14 | 14 | 12 | 10 | - | - | Standard |
20 | PA19 | SWDIO[2] / SPI0_SCK[3] / SPI0_POCI[4] / TIMA0_C2[5] / TIMG14_C0[6] / UART0_CTS[7] | 15 | 15 | 13 | 11 | 6 | 6 | Standard | |
21 | PA20 | A6 | SWCLK[2] / TIMA_FAL1[3] / SPI0_PICO[4] / TIMA0_C2N[5] / TIMA0_C0[6] / UART0_RTS[7] | 16 | 16 | 14 | 12 | 7 | 7 | Standard |
23 | PA22 | A4 | UART0_RX[2] / SPI0_POCI[3] / UART0_RTS[4] / CLK_OUT[5] / TIMA0_C1[6] | 17 | 17 | 15 | 13 | - | - | Standard |
24 | PA23 | UART0_TX[2] / SPI0_CS3[3] / TIMG14_C0[4] / UART0_CTS[5] / TIMA0_C3[6] / TIMG14_C1[7] | 18 | 18 | 16 | 14 | - | - | Standard | |
25 | PA24 | A3 | SPI0_CS2[2] / TIMG14_C1[3] / UART0_RTS[4] / TIMG14_C2[5] / TIMA0_C3N[6] / UART0_RX[7] | 19 | 19 | 17 | 15 | 8 | 8 | Standard |
26 | PA25 | A2 | TIMG14_C3[2] / UART0_TX[3] / SPI0_PICO[4] / TIMG14_C1[5] / TIMA_FAL2[6] | 20 | 20 | 18 | 16 | - | - | Standard |
27 | PA26 | A1 | TIMG8_C0[2] / UART0_RX[3] / SPI0_POCI[4] / BEEP[5] / TIMG14_C0[6] / TIMA_FAL0[7] | 1 | 1 | 19 | 1 | - | - | Standard |
28 | PA27 | A0 | TIMG8_C1[2] / SPI0_CS3[3] / TIMA0_C0N[4] / UART0_TX[5] / SPI0_POCI[6] / TIMA_FAL2[7] | 2 | 2 | 20 | - | 1 | 1 | Standard |
29 | PA28 | A5 | TIMA0_C0[2] / UART0_RX[3] / TIMG8_IDX[4] | 3 | 3 | 1 | 2 | - | - | Standard |
IO Structure | INVERSION CONTROL | DRIVE STRENGTH CONTROL | HYSTERESIS CONTROL | PULLUP RESISTOR | PULLDOWN RESISTOR |
---|---|---|---|---|---|
Standard-drive | Y | Y | Y | ||
5V tolerant open-drain | Y | Y | Y |