ZHCSAU2G September   2012  – June 2018 SN65DSI84

PRODUCTION DATA.  

  1. 特性
  2. 应用
  3. 说明
    1.     典型应用
  4. 修订历史记录
  5. Pin Configuration and Functions
    1.     Pin Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 EDS Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Switching Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Clock Configurations and Multipliers
      2. 7.3.2 ULPS
      3. 7.3.3 LVDS Pattern Generation
    4. 7.4 Device Functional Modes
      1. 7.4.1 Reset Implementation
      2. 7.4.2 Initialization Sequence
      3. 7.4.3 LVDS Output Formats
      4. 7.4.4 DSI Lane Merging
      5. 7.4.5 DSI Pixel Stream Packets
      6. 7.4.6 DSI Video Transmission Specifications
      7. 7.4.7 Operating Modes
    5. 7.5 Programming
      1. 7.5.1 Local I2C Interface Overview
    6. 7.6 Register Maps
      1. 7.6.1 Control and Status Registers Overview
  8. Application and Implementation
    1. 8.1 Application Information
      1. 8.1.1 Video Stop and Restart Sequence
      2. 8.1.2 Reverse LVDS Pin Order Option
      3. 8.1.3 IRQ Usage
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Example Script
      3. 8.2.3 Application Curve
  9. Power Supply Recommendations
    1. 9.1 VCC Power Supply
    2. 9.2 VCORE Power Supply
  10. 10Layout
    1. 10.1 Layout Guidelines
      1. 10.1.1 Package Specific
      2. 10.1.2 Differential Pairs
      3. 10.1.3 Ground
    2. 10.2 Layout Example
  11. 11器件和文档支持
    1. 11.1 接收文档更新通知
    2. 11.2 社区资源
    3. 11.3 商标
    4. 11.4 静电放电警告
    5. 11.5 术语表
  12. 12机械、封装和可订购信息

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Design Requirements

For the 1920 x 1200 WUXGA 18-bpp Panel typical application design parameters, see Table 11.

Table 11. Design Parameters

DESIGN PARAMETER EXAMPLE VALUE
VCC 1.8V (±5%)
CLOCK DSIA_CLK
REFCKL Frequency N/A
DSIA Clock Frequency 490 MHz
PANEL INFORMATION
LVDS Output Clock Frequency 81 MHz
Resolution 1920 x 1200
Horizontal Active (pixels) 960
Horizontal Blanking (pixels) 144
Vertical Active (lines) 1200
Vertical Blanking (lines) 20
Horizontal Sync Offset (pixels) 50
Horizontal Sync Pulse Width (pixels) 50
Vertical Sync Offset (lines) 1
Vertical Sync Pulse Width (lines) 5
Horizontal Sync Pulse Polarity Negative
Vertical Sync Pulse Polarity Negative
Color Bit Depth (6bpc or 8bpc) 6-bit
Number of LVDS Lanes 2 X [3 Data Lanes + 1 Clock Lane]
DSI INFORMATION
Number of DSI Lanes 1 X [4 Data Lanes + 1 Clock Lane]
DSI Input Clock Frequency 490MHz
Dual DSI Configuration(Odd/Even or Left/Right) N/A