ZHCSBP5C september 2013 – october 2020 SN65DSI86
PRODUCTION DATA
MIN | MAX | UNIT | ||
---|---|---|---|---|
Power-up For DPPLL_CLK_SRC = REFCLK, See Figure 7-1 | ||||
td1 | VCC/A stable before VCCIO/VPLL stable | 0 | µs | |
td2 | VCC/A and VCCIO/VPLL stable before EN assertion | 100 | µs | |
td3 | REFCLK active and stable before EN assertion | 0 | µs | |
td4 | GPIO[3:1] stable before EN assertion | 0 | ns | |
td5 | GPIO[3:1] stable after EN assertion | 5 | µs | |
td6 | LP11 state on DSI channels A and B before EN assertion | 0 | ns | |
td7 | LP11 state on DSI channels A and B after EN assertion(1) | 100 | µs | |
tVCC_RAMP | VCC supply ramp requirements | 0.2 | 100 | ms |
tVCCA_RAMP | VCCA supply ramp requirements | 0.2 | 100 | ms |
tVCCIO_RAMP | VCCIO supply ramp requirements | 0.2 | 100 | ms |
tVPLL_RAMP | VPLL supply ramp requirements | 0.2 | 100 | ms |
Power-up For DPPLL_CLK_SRC = DACP/N, See Figure 7-2 | ||||
td1 | VCC/A stable before VCCIO/VPLLstable | 0 | µs | |
td2 | VCC/A and VCCIO/VPLL stable before EN assertion | 100 | µs | |
td3 | REFCLK low before EN assertion | 10 | µs | |
td4 | GPIO[3:1] stable before EN assertion | 0 | ns | |
td5 | GPIO[3:1] stable after EN assertion | 5 | µs | |
td6 | LP11 state on DSI channels A and B before EN assertion | 0 | ns | |
td7 | LP11 state on DSI channels A and B after EN assertion(1) | 100 | µs | |
td8 | DACP/N active and stable before DP_PLL_EN bit is set. | 100 | µs | |
tVCC_RAMP | VCC supply ramp requirements | 0.2 | 100 | ms |
tVCCA_RAMP | VCCA supply ramp requirements | 0.2 | 100 | ms |
tVCCIO_RAMP | VCCIO supply ramp requirements | 0.2 | 100 | ms |
tVPLL_RAMP | VPLL supply ramp requirements | 0.2 | 100 | ms |
SUSPEND Timing Requirements, See Figure 7-3 | ||||
td1 | LP11 or ULPS on DSI channel A and B before assertion of SUSPEND. | 200 | ns | |
td2 | Delay from SUSPEND asserted to DisplayPort Main Link powered off. | 2 × tREFCLK | ||
td3 | REFCLK active hold time after assertion of SUSPEND | 4 × tREFCLK | ||
td4 | REFCLK active setup time before deassertion of SUSPEND. | 100 | ns | |
td5 | Delay from SUSPEND deasserted to DisplayPort Main Link active and transmitting IDLE pattern. Semi-Auto Link Training is NOT used. | 20 + (1155 × tREFCLK) | µs | |
td6 | LP11 state or ULPS on DSI channels A and B after SUSPEND deassertion | 20 + (1155 × tREFCLK) | µs |