ZHCSRU3J January 2008 – March 2023 SN65HVD1785 , SN65HVD1786 , SN65HVD1787 , SN65HVD1791 , SN65HVD1792 , SN65HVD1793
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
DRIVER (HVD1785 AND HVD1791) | |||||||
tr, tf | Driver differential output rise/fall time | RL = 54 Ω, CL = 50
pF, see Figure 8-3 |
0.4 | 1.7 | 2.6 | μs | |
tPHL, tPLH | Driver propagation delay | 0.8 | 2 | μs | |||
tSK(P) | Driver differential output pulse skew, |tPHL – tPLH| |
20 | 250 | ns | |||
tPHZ, tPLZ | Driver disable time | See Figure 8-4 and Figure 8-5 | 0.1 | 5 | μs | ||
tPZH, tPZL | Driver enable time | Receiver enabled | 0.2 | 3 | μs | ||
Receiver disabled | 3 | 12 | |||||
DRIVER (HVD1786 AND HVD1792) | |||||||
tr, tf | Driver differential output rise/fall time | RL = 54 Ω, CL = 50
pF, see Figure 8-3 |
50 | 300 | ns | ||
tPHL, tPLH | Driver propagation delay | 200 | ns | ||||
tSK(P) | Driver differential output pulse skew, |tPHL – tPLH| |
25 | ns | ||||
tPHZ, tPLZ | Driver disable time | See Figure 8-4 and Figure 8-5 | 3 | μs | |||
tPZH, tPZL | Driver enable time | Receiver enabled | 300 | ns | |||
Receiver disabled | 10 | μs | |||||
Receiver enabled | VCM > VCC | 500 | ns | ||||
DRIVER (HVD1787 AND HVD1793) | |||||||
tr, tf | Driver differential output rise/fall time | RL = 54 Ω, CL = 50
pF, see Figure 8-3 |
3 | 30 | ns | ||
tPHL, tPLH | Driver propagation delay | 50 | ns | ||||
tSK(P) | Driver differential output pulse skew, |tPHL – tPLH| |
10 | ns | ||||
tPHZ, tPLZ | Driver disable time | See Figure 8-4 and Figure 8-5 | 3 | μs | |||
tPZH, tPZL | Driver enable time | Receiver enabled | 300 | ns | |||
Receiver disabled | 9 | μs | |||||
Receiver enabled | VCM > VCC | 500 | ns | ||||
RECEIVER (ALL DEVICES UNLESS OTHERWISE NOTED) | |||||||
tr, tf | Receiver output rise/fall time | CL = 15 pF, see Figure 8-6 |
4 | 15 | ns | ||
tPHL, tPLH | Receiver propagation delay time | 85, 86, 91, 92 | 100 | 200 | ns | ||
87, 93 | 70 | ||||||
tSK(P) | Receiver output pulse skew, |tPHL – tPLH| |
85, 86, 91, 92 | 6 | 20 | ns | ||
87, 93 | 5 | ||||||
tPLZ, tPHZ | Receiver disable time | Driver enabled, see Figure 8-7 | 15 | 100 | ns | ||
tPZL(1), tPZH(1)
tPZL(2), tPZH(2) |
Receiver enable time | Driver enabled, see Figure 8-7 | 80 | 300 | ns | ||
Driver disabled, see Figure 8-8 | 3 | 9 | μs |