SCES568I June 2004 – September 2016 SN74AUP1G02
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
The SN74LVC1G02 device contains one 2-input positive-NOR gate and performs the Boolean function Y = A + B or Y = A × B.
The AUP family of devices has quiescent power consumption less than 1 µA and comes in the ultra small DPW package. The DPW package technology is a major breakthrough in IC packaging. Its tiny 0.64 mm square footprint saves significant board space over other package options while still retaining the traditional manufacturing friendly lead pitch of 0.5 mm.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered. The Ioff feature also allows for live insertion.
Table 1 shows the functional modes of SN74AUP1G02.
INPUTS | OUTPUT Y |
|
---|---|---|
A | B | |
L | L | H |
L | H | L |
H | L | L |
H | H | L |