ZHCSN18B September 2020 – February 2022 SN74HCS245-Q1
PRODUCTION DATA
The SN74HCS245-Q1 contains 8 individual high speed CMOS transceivers with Schmitt-trigger inputs and 3-state outputs.
Each transceiver includes one buffer oriented from Ax to Bx and one from Bx to Ax, with at least one output disabled at all times. The direction (DIR) pin controls which buffer is active. The buffer that is not active has the output placed into the high-impedance state.
The output enable (OE) controls all outputs in the device. When the OE pin is in the low state, the appropriate outputs as determined by the direction (DIR) pin are enabled. When the OE pin is in the high state, all outputs of the device are disabled. All disabled outputs are placed into the high-impedance state.
To ensure the high-impedance state during power up or power down, the OE pin should be tied to VCC through a pull-up resistor; the minimum value of the resistor is determined by the current sinking capability of the driver and the leakage of the pin as defined in the Electrical Characteristics table. Typically a 10-kΩ resistor will be sufficient.