ZHCSFY3B November 2016 – February 2019 TAS2559
PRODUCTION DATA.
Configures the clock error detection timeouts
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CE2_DRR[1:0] | Reserved | CE2_STO[2:0] | |||||
RW-0h | RW-0h | RW-0h |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7-6 | CE2_DRR[1:0] | RW | 0h | For clock error detection block 2 gain ramp-down for DAC channel is
0 = 15 us per dB 1 = 30 us per dB 2 = 60 us per dB 3 = 120 us per dB |
5-3 | Reserved | RW | 0h | Reserved |
2-0 | CE2_STO[2:0] | RW | 0h | Clock error detection block 2 will shutdown the device and set signal PWR_ERR if a clock input does not occur for
0 = 2.73 ms 1 = 22 ms 2 = 44 ms 3 = 87ms 4 = 174 ms 5 = 350 ms 6 = 700 ms 7 = 1.4s |