ZHCSF47E June 2016 – December 2017 TAS2560
PRODUCTION DATA.
PLL Clock Input Control
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PLL_CLK_SRC[1:0] | PLL_P_DIV[5:0] | ||||||
RW-1h | RW-1h |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7-6 | PLL_CLK_SRC[1:0] | RW | 1h | PLL Clock Input Source. PLL CLKIN is from
0 = BCLK 1 = MCLK 2 = PDMCLK |
5-0 | PLL_P_DIV[5:0] | RW | 1h | The PLL_CLKIN divider ration that generated the input clock for the PLL P-divider is
0 = 64 1 = 1 2 = 2 ... 62 = 62 63 = 63 |