ZHCSF47E June 2016 – December 2017 TAS2560
PRODUCTION DATA.
Configure various ASI options
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | Reserved | ASI_WCLKM | ASI_BCLKM | ASI_WCLKE | ASI_BCLKE | ASI_TRISTATE | ASI_BUSKEEP |
RW-0h | RW-0h | RW-0h | RW-0h | RW-0h | RW-0h | RW-0h | RW-0h |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | Reserved | RW | 0h | Reserved |
6 | Reserved | RW | 0h | Reserved |
5 | ASI_WCLKM | RW | 0h | Configure the ASI WCLK direction
0 = Input 1 = Output |
4 | ASI_BCLKM | RW | 0h | Configure the ASI BCLK direction
0 = Input 1 = Output |
3 | ASI_WCLKE | RW | 0h | Configure the WCLK to be
0 = As per the timing Protocol 1 = Inverted with respect to the timing protocol |
2 | ASI_BCLKE | RW | 0h | Configure the BCLK to be
0 = As per the timing Protocol 1 = Inverted with respect to the timing protocol |
1 | ASI_TRISTATE | RW | 0h | Tri-stating of DOUT for the extra ASI_BCLK cycles after Data Transfer is over for a frame is
0 = Disabled 1 = Enabled |
0 | ASI_BUSKEEP | RW | 0h | DOUT Bus-keeper is
0 = Disabled 1 = Enabled |