ZHCSIA0A May 2018 – November 2018 TAS3251
PRODUCTION DATA.
MIN | MAX | UNIT | ||
---|---|---|---|---|
fSCL | SCL clock frequency | 400 | kHz | |
tBUF | Bus free time between a STOP and START condition | 4.7 | µs | |
tLOW | Low period of the SCL clock | 4.7 | µs | |
tHI | High period of the SCL clock | 4 | µs | |
tRS-SU | Setup time for (repeated) START condition | 4.7 | µs | |
tS-HD | Hold time for (repeated) START condition | 4 | µs | |
tD-SU | Data setup time | 250 | ns | |
tD-HD | Data hold time | 0 | 900 | ns |
tSCL-R | Rise time of SCL signal | 20 + 0.1CB | 1000 | ns |
tSCL-R1 | Rise time of SCL signal after a repeated START condition and after an acknowledge bit | 20 + 0.1CB | 1000 | ns |
tSCL-F | Fall time of SCL signal | 20 + 0.1CB | 1000 | ns |
tSDA-R | Rise time of SDA signal | 20 + 0.1CB | 1000 | ns |
tSDA-F | Fall time of SDA signal | 20 + 0.1CB | 1000 | ns |
tP-SU | Setup time for STOP condition | 4 | µs |