tw(RST) |
Pulse duration, RST active |
100 |
|
|
μs |
td(I²C_ready) |
Time to enable I²C after RST goes high |
|
13.5 |
|
ms |
fSCL |
Frequency, SCL |
|
400 |
|
kHz |
tw(H) |
Pulse duration, SCL high |
0.6 |
|
|
μs |
tw(L) |
Pulse duration, SCL low |
1.3 |
|
|
μs |
tr |
Rise time, SCL and SDA |
|
300 |
|
ns |
tf |
Fall time, SCL and SDA |
|
300 |
|
ns |
tsu1 |
Setup time, SDA to SCL |
100 |
|
|
ns |
th1 |
Hold time, SCL to SDA |
0 |
|
|
ns |
t(buf) |
Bus free time between stop and start conditions |
1.3 |
|
|
μs |
tsu2 |
Setup time, SCL to start condition |
0.6 |
|
|
μs |
th2 |
Hold time, start condition to SCL |
0.6 |
|
|
μs |
tsu3 |
Setup time, SCL to stop condition |
0.6 |
|
|
μs |
CL |
Load capacitance for each bus line |
|
400 |
|
pF |