ZHCSDC1D September 2013 – October 2018 TAS5766M , TAS5768M
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
Resolution | 16 | 24 | 32 | Bits | ||
DATA FORMAT (PCM MODE) | ||||||
Audio data interface format | I2S, left justified, right justified and TDM | |||||
Audio data bit length | 16, 24, 32-bit acceptable | |||||
Audio data format | MSB First, 2s Complement | |||||
fS | Sampling frequency | 8 | 48 | kHz | ||
CLOCKS | ||||||
System clock frequency | 64, 128, 192, 256, 384, 512, 768, 1024, 1152, 1536, 2048, or 3072 FSCLK, up to 50MHz | |||||
PLL input frequency /SCL Clock Frequency 400kHz) | Clock divider uses fractional divide D>0, P=1 | 6.7 | 20 | MHz | ||
Clock divider uses integer divide D=0, P=1 | 1 | 20 | MHz | |||
DIGITAL INPUT/OUTPUT | ||||||
Logic Family: 3.3V LVCMOS compatible | ||||||
VIH | High level input voltage | 0.7xDVDD | V | |||
VIL | low level input voltage | 0.3 x
DVDD |
V | |||
IIH | High level input current | VIN = VDD | 10 | µA | ||
IIL | low level input current | VIN = 0 V | –10 | µA | ||
VOH | High level output voltage | IOH = –4 mA | 0.8xDVDD | V | ||
VOL | low level output voltage | IOL = 4 mA | 0.22 x
DVDD |
V | ||
DAC DYNAMIC PERFORMANCE, MEASURED ON DACL and DACR | ||||||
THD+N at –1dB | –90 | dB | ||||
Dynamic range | 109 | dB | ||||
Signal to noise ratio | 109 | dB | ||||
Channel separation | 109 | dB | ||||
DAC ANALOG OUTPUT, MEASURED ON DACL and DACR | ||||||
Output voltage | 2.1 | Vrms | ||||
Gain error | | % | of FSR | 2% | 6% | |||
Gain mismatch, channel to channel | | % | of FSR | 1/2% | 6% | |||
Bipolar zero error | |At bipolar zero| | 1 | 5 | mV | ||
POWER SUPPLY REQUIREMENTS | ||||||
DVDD | Digital Supply Voltage | 3 | 3.3 | 3.6 | V | |
AVDD | Analog Supply Voltage | 3 | 3.3 | 3.6 | V | |
Charge-pump supply voltage | 3 | 3.3 | 3.6 | V | ||
IDD | DVDD supply current at 3.3V | fs = 48 kHz, Input is Bipolar Zero data | 12 | 15 | mA | |
fs = 48 kHz, Input is 1 kHz -1 dBFS data | 12 | 15 | mA | |||
fs = N/A, power Down Mode | 0.5 | 0.8 | mA | |||
ICC | AVDD/ CPVDD supply current at 3.3V | fs = 48 kHz, Input is Bipolar Zero data | 11 | 16 | mA | |
fs = 48 kHz, Input is 1kHz -1 dBFS data | 24 | 32 | mA | |||
fs = N/A, power Down Mode | 0.2 | 0.4 | mA | |||
PVCC Quiescent supply current | XSMT = 2 V, no load, PVCC = 12 V | 20 | 35 | mA | ||
XSMT = 2 V, no load, PVCC = 24 V | 32 | 50 | mA | |||
ICC(SD) | PVCC Quiescent supply current in shutdown mode | XSMT = 0.8 V, no load, PVCC = 12 V | 30 | µA | ||
XSMT = 0.8 V, no load, PVCC = 24 V | 50 | 400 | µA |