ZHCSO77A June 2021 – December 2021 TAS5828M
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
Digital I/O | ||||||
|IIH| | Input logic high current level for DVDD referenced digital input pins |
VIN(DigIn) = VDVDD | 10 | uA | ||
|IIL| | Input logic low current level for DVDD referenced digital input pins |
VIN(DigIn) = 0 V | –10 | uA | ||
VIH(Digin) | Input logic high threshold for DVDD referenced digital inputs |
70% | VDVDD | |||
VIL(Digin) | Input logic low threshold for DVDD referenced digital inputs |
30% | VDVDD | |||
VOH(Digin) | Output logic high voltage level |
IOH = 4 mA | 80% | VDVDD | ||
VOL(Digin) | Output logic low voltage level | IOH = –4 mA | 20% | VDVDD | ||
I2C CONTROL PORT | ||||||
CL(I2C) | Allowable load capacitance for each I2C Line |
400 | pF | |||
fSCL(fast) | Support SCL frequency | No wait states, fast mode | 400 | kHz | ||
fSCL(slow) | Support SCL frequency | No wait states, slow mode | 100 | kHz | ||
SERIAL AUDIO PORT | ||||||
tDLY | Required LRCLK/FS to SCLK rising edge delay |
5 | ns | |||
DSCLK | Allowable SCLK duty cycle | 40% | 60% | |||
fS | Supported input sample rates | 32 | 192 | kHz | ||
fSCLK | Supported SCLK frequencies | 32 | 64 | fS | ||
fSCLK | SCLK frequency | 24.576 | MHz | |||
AMPLIFIER OPERATING MODE AND DC PRAMETERS | ||||||
ICC | Quiescent supply current of DVDD |
PDN = 2 V, DVDD = 3.3 V, Play mode, General Audio Process flow with full DSP running |
23 | mA | ||
ICC | Quiescent supply current of DVDD |
PDN = 2 V, DVDD = 3.3 V,Sleep mode | 1 | mA | ||
ICC | Quiescent supply current of DVDD |
PDN = 2 V, DVDD = 3.3 V,Deep Sleep mode | 1 | mA | ||
ICC | Quiescent supply current of DVDD |
PDN = 0.8 V, DVDD = 3.3 V,Shutdown mode | 16 | uA | ||
ICC | Quiescent supply current of PVDD |
PDN = 2 V, PVDD = 18 V, No Load, LC filter = 10 μH + 0.68 μF, FSW = 384 kHz, 1SPW Modulation, Play Mode |
39 | mA | ||
ICC | Quiescent supply current of PVDD |
PDN = 2 V, PVDD = 18 V, No Load, LC filter = 10 μH + 0.68 μF, FSW = 384 kHz, Output Hiz Mode |
11 | mA | ||
ICC | Quiescent supply current of PVDD |
PDN = 2 V, PVDD = 18 V, No Load, LC filter = 10 μH + 0.68 μF, FSW = 384 kHz, Sleep Mode |
7.5 | mA | ||
ICC | Quiescent supply current of PVDD |
PDN = 2 V, PVDD = 18 V, No Load, LC filter = 10 μH + 0.68 μF, FSW = 384 kHz, Deep Sleep Mode |
10 | uA | ||
ICC | Quiescent supply current of PVDD |
PDN = 2 V, PVDD = 18 V, No Load, LC filter = 10 μH + 0.68 μF, FSW = 384 kHz, Shutdown Mode |
10 | uA | ||
AV(SPK_AMP) | Programmable Gain | Value represents the "peak voltage" disregarding clipping due to lower PVDD Measured at 0 dB input(1FS) |
13.75 | 29.4 | dBV | |
ΔAV(SPK_AMP) | Amplifier gain error | Gain = 26.4dBV | 0.5 | dB | ||
fSPK_AMP | Switching frequency of the speaker amplifier. |
Software Mode | 384 | kHz | ||
480 | kHz | |||||
768 | kHz | |||||
Hardware Mode | 480 | kHz | ||||
768 | kHz | |||||
RDS(on) | Drain-to-source on resistance of the individual output MOSFETs |
FET + Metallization. VPVDD=24V, I(OUT)=500mA, TJ=25℃ |
90 | mΩ | ||
PROTECTION | ||||||
OCETHRES | Over-Current Error Threshold (Speaker current) |
Speaker Output Current (Post LC filter), Speaker current, LC Filter=10uH+0.68uF, BTL Mode |
7.5 | 8 | 8.5 | A |
UVETHRES(PVDD) | PVDD under voltage error threshold |
3.7 | 4 | 4.2 | V | |
OVETHRES(PVDD) | PVDD over voltage error threshold |
27 | 28.1 | 29.2 | V | |
DCETHRES | Output DC Error protection threshold |
Class D Amplifier's output DC voltage cross speaker load to trigger Output DC Fault protection |
1.7 | V | ||
TDCDET | Output DC Detect time | Class D Amplifier's output remain at or above DCETHRES |
570 | ms | ||
OTETHRES | Over temperature error threshold |
165 | ℃ | |||
OTEHystersis | Over temperature error hysteresis |
10 | ℃ | |||
OTWTHRES | Over temperature warning level |
Read by register 0x73 bit0 | 112 | °C | ||
OTWTHRES | Over temperature warning level |
Read by register 0x73 bit1 | 122 | °C | ||
OTWTHRES | Over temperature warning level |
Read by register 0x73 bit2 | 134 | °C | ||
OTWTHRES | Over temperature warning level |
Read by register 0x73 bit3 | 146 | °C | ||
AUDIO PERFORMACNE (STEREO BTL) | ||||||
|VOS| | Amplifier offset voltage | Measured differentially with zero input data, programmable gain configured with 29.4dBV analog gain, VPVDD range:12V~24V |
–5 | 5 | mV | |
PO(SPK) | Output Power (Per Channel) | VPVDD = 18 V, LC Filter=10uH+0.68uF, RSPK = 4 Ω, f = 1 KHz, THD+N = 10% |
43 | W | ||
VPVDD = 18 V, LC Filter=10uH+0.68uF, RSPK = 4 Ω, f = 1 KHz, THD+N = 1% |
35 | W | ||||
VPVDD = 18 V, LC Filter=10uH+0.68uF, RSPK = 6 Ω, f = 1 KHz, THD+N = 10% |
31 | W | ||||
VPVDD = 18 V, LC Filter=10uH+0.68uF, RSPK = 6 Ω, f = 1 KHz, THD+N = 1% |
25 | W | ||||
VPVDD = 21 V, LC Filter=10uH+0.68uF, RSPK = 4 Ω, f = 1 KHz, THD+N = 10% |
55 | W | ||||
VPVDD = 21 V, LC Filter=10uH+0.68uF, RSPK = 4 Ω, f = 1 KHz, THD+N = 1% |
44 | W | ||||
VPVDD = 24 V, LC Filter=10uH+0.68uF, RSPK = 6 Ω, f = 1 KHz, THD+N = 10% |
54 | W | ||||
VPVDD = 24 V, LC Filter=10uH+0.68uF, RSPK = 6 Ω, f = 1 KHz, THD+N = 1% |
43 | W | ||||
THD+NSPK | Total harmonic distortion and noise (PO = 1 W, f = 1 KHz) |
VPVDD = 18 V,LC Filter=10uH+0.68uF, Load=4Ω | 0.08 | % | ||
VPVDD = 24 V,LC Filter=10uH+0.68uF,Load=6Ω | 0.06 | % | ||||
ICN(SPK) | Idle channel noise(Aweighted, AES17) |
VPVDD = 18 V, LC Filter=10uH+0.68uF, Load=4 Ω, Fsw=768kHz, BD Modulation | 40 | µVrms | ||
VPVDD = 18 V, LC Filter=10uH+0.68uF,Load=4 Ω, Fsw=384kHz, 1SPW Modulation | 35 | µVrms | ||||
VPVDD = 24 V, LC Filter=10uH+0.68uF,,Load=6 Ω, Fsw=768kHz, BD Modulation | 35 | µVrms | ||||
VPVDD = 24 V, LC Filter=10uH+0.68uF,Load=6 Ω, Fsw=384kHz, 1SPW Modulation | 35 | µVrms | ||||
DR | Dynamic range | A-Weighted, -60 dBFS method. VPVDD = 24 V,Load=6Ω Analog Gain = 29.4dBV |
111 | dB | ||
SNR | Signal-to-noise ratio | A-Weighted, referenced to 1% THD+N Output Level, VPVDD=24V, load=6Ω |
111 | dB | ||
A-Weighted, referenced to 1% THD+N Output Level, VPVDD=18V, Load=4Ω |
106 | dB | ||||
PSRR | Power supply rejection ratio | Injected Noise = 1 KHz, 1 Vrms, VPVDD = 24 V, input audio signal = digital zero |
72 | dB | ||
X-talkSPK | Cross-talk (worst case between left-to-right and right-to-left coupling) |
f = 1 KHz, based on Inductor (DFEG7030D-4R7) from Murata |
100 | dB | ||
AUDIO PERFORMANCE (MONO PBTL) | ||||||
|VOS| | Amplifier offset voltage | Measured differentially with zero input data, programmable gain configured with 29.4dBV Analog gain, VPVDD = 12V-24V range, 1SPW mode |
–5 | 5 | mV | |
PO(SPK) | Output Power | VPVDD = 24 V, RSPK = 3 Ω, f = 1KHz, THD+N = 1% |
84 | W | ||
VPVDD = 24 V, RSPK = 3 Ω, f = 1KHz, THD+N = 10% |
104 | W | ||||
VPVDD = 18 V, RSPK = 2 Ω, f = 1KHz, THD+N = 1% |
67 | W | ||||
VPVDD = 18 V, RSPK = 2 Ω, f = 1KHz, THD+N = 10% |
80 | W | ||||
THD+NSPK | Total harmonic distortion and noise (PO = 1 W, f = 1 KHz) |
VPVDD = 18 V, LC-filter=10uH+0.68uF, RSPK = 2 Ω | 0.07 | % | ||
VPVDD = 24 V, LC-filter=10uH+0.68uF, RSPK = 3 Ω | 0.05 | % | ||||
DR | Dynamic range | A-Weighted, -60 dBFS method, VPVDD=24V, RSPK = 3 Ω. |
111 | dB | ||
SNR | Signal-to-noise ratio | A-Weighted, referenced to 1% THD+N Output Level, VPVDD=24V, RSPK = 3 Ω |
108 | dB | ||
A-Weighted,referenced to 1% THD+N Output Level, VPVDD=18V, RSPK = 2 Ω |
106 | dB | ||||
PSRR | Power supply rejection ratio | Injected Noise = 1 KHz, 1 Vrms,VPVDD = 18 V, input audio signal = digital zero |
72 | dB |