ZHCSJM6A April 2019 – October 2019 TAS6421-Q1
PRODUCTION DATA.
The Channel Faults (overcurrent, DC detection) register is shown in Figure 47 and described in Table 20.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CH1 OC | RESERVED | CH1 DC | RESERVED | ||||
R-0 | R-0 |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | CH1 OC | R | 0 |
0: No overcurrent fault detected 1: Overcurrent fault detected |
6–4 | RESERVED | R | 000 | RESERVED |
3 | CH1 DC | R | 0 |
0: No DC fault detected 1: DC fault detected |
2–0 | RESERVED | R | 000 | RESERVED |