TA = 25 °C, VVDD
= 3.3 V, VBAT = PVDD = 14.4 V, RL = 4 Ω, fIN = 1 kHz,
fs = 48 kHz, fSW = 384 kHz, Output
Configuration: PBTL, AES17 filter, default I2C settings, LC
Filter: 10 μH - 7G14C-100M. See Figure 10-3 for the full configuration (unless otherwise noted).
Figure 7-37 THD+N
vs Power - PBTL - 384kHz Figure 7-39 Output Power vs Supply Voltage - PBTL - 384 kHz Figure 7-41 Efficiency vs Output Power - PBTL - 2 Ω - 384 kHz (Zoomed) Figure 7-38 THD+N
vs Frequency - PBTL - 384 kHz Figure 7-40 Efficiency vs Output Power - PBTL - 2 Ω - 384 kHz Figure 7-42 Power
Dissipation vs Output Power - PBTL - 2 Ω - 384kHz