ZHCSKL7 December 2019 – December 2019 TCAN1044V
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
Device Switching Characteristics | ||||||
tPROP(LOOP1) | Total loop delay, driver input (TXD) to receiver output (RXD), recessive to dominant | See Figure 8, normal mode, VIO = 2.8 V to 5.5 V, RL = 60 Ω, CL = 100 pF, CL(RXD) = 15 pF
|
125 | 210 | ns | |
See Figure 8, normal mode, VIO = 1.7 V, RL = 60 Ω, CL = 100 pF, CL(RXD) = 15 pF
|
165 | 255 | ns | |||
tPROP(LOOP2) | Total loop delay, driver input (TXD) to receiver output (RXD), dominant to recessive | See Figure 8, normal mode, VIO = 2.8 V to 5.5 V, RL = 60 Ω, CL = 100 pF, CL(RXD) = 15 pF
|
150 | 210 | ns | |
See Figure 8, normal mode, VIO = 1.7 V, RL = 60 Ω, CL = 100 pF, CL(RXD) = 15 pF
|
180 | 255 | ns | |||
tMODE | Mode change time, from normal to standby or from standby to normal | See Figure 9
|
20 | µs | ||
tWK_FILTER | Filter time for a valid wake-up pattern | See Figure 15 | 0.5 | 1.8 | µs | |
tWK_TIMEOUT | Bus wake-up timeout value | See Figure 15 | 0.8 | 6 | ms | |
Driver Switching Characteristics | ||||||
tpHR | Propagation delay time, high TXD to driver recessive (dominant to recessive) | See Figure 6, STB = 0 V, RL = 60 Ω, CL = 100 pF, RCM = open | 80 | ns | ||
tpLD | Propagation delay time, low TXD to driver dominant (recessive to dominant) | 70 | ns | |||
tsk(p) | Pulse skew (|tpHR - tpLD|) | 20 | ns | |||
tR | Differential output signal rise time | 30 | ns | |||
tF | Differential output signal fall time | 50 | ns | |||
tTXD_DTO | Dominant timeout | See Figure 10, RL = 60 Ω, CL = 100 pF, STB = 0 V | 1.2 | 4.0 | ms | |
Receiver Switching Characteristics | ||||||
tpRH | Propagation delay time, bus recessive input to high output (dominant to recessive) | See Figure 7
STB = 0 V, CL(RXD) = 15 pF |
90 | ns | ||
tpDL | Propagation delay time, bus dominant input to low output (recessive to dominant) | 65 | ns | |||
tR | RXD output signal rise time | 10 | ns | |||
tF | RXD output signal fall time | 10 | ns | |||
FD Timing Characteristics | ||||||
tBIT(BUS) | Bit time on CAN bus output pins with tBIT(TXD) = 500 ns | See Figure 8, STB = 0 V, RL = 60 Ω, CL = 100 pF, CL(RXD) = 15 pF
STB = 0 V |
450 | 530 | ns | |
tBIT(BUS) | Bit time on CAN bus output pins with tBIT(TXD) = 200 ns | 155 | 210 | ns | ||
tBIT(RXD) | Bit time on RXD output pins with tBIT(TXD) = 500 ns | 400 | 550 | ns | ||
tBIT(RXD) | Bit time on RXD output pins with tBIT(TXD) = 200 ns | 120 | 220 | ns | ||
tREC | Receiver timing symmetry with tBIT(TXD) = 500 ns | RL = 60 Ω, CL = 100 pF, CL(RXD) = 15 pF
ΔtREC = tBIT(RXD) - tBIT(BUS) |
-50 | 20 | ns | |
tREC | Receiver timing symmetry with tBIT(TXD) = 200 ns | -45 | 15 | ns |