ZHCSPU9 February 2024 TCAN1465-Q1 , TCAN1469-Q1
ADVANCE INFORMATION
SW_CONFIG_4 is shown in Figure 10-37 and described in Table 10-39.
Return to Summary Table.
Configuration for TCAN1465-Q1 and TCAN1469-Q1
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SWCFG | CAN_SYNC_FD | CAN_SYNC | RSVD | ||||
RH/W-0b | RH-0b | RH-0b | R-00000b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | SWCFG | RH/W | 0b | Selective wake configuration complete 0b = SW registers not configured 1b = SW registers configured Note: Make this the last step in configuring and turning on selective wake. Note: NOTE: Writing to any of these wake configuration registers (8'h30-8'h44, 8'h46) clears the SWCFG bit. |
6 | CAN_SYNC_FD | RH | 0b | Device is properly decoding CAN FD frames if frame detection is enabled. This flag is updated after every received frame. By polling this flag, the system may determine if the device is properly decoding CAN FD frames, up to but not including the Data Field. This flag is self-clearing. |
5 | CAN_SYNC | RH | 0b | Synchronized to CAN data: this flag indicates if the device is properly decoding CAN frames if frame detection is enabled. This flag is updated after every received frame. By polling this flag the system may determine if the device is properly decoding CAN frames. This flag is self-clearing. |
4-0 | RSVD | R | 00000b | Reserved |