ZHCSK43A August 2019 – November 2019 TCAN4551-Q1
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
SWITCHING CHARACTERISTICS (CAN TRANSCEIVER ONLY) | ||||||
tpHR | Propagation delay time, high TXD_INT to Driver Recessive (1) | See Figure 5, RST = 0 V. Typical conditions: RL = 60 Ω, CL = 100 pF, RCM = open | 50 | 85 | 110 | ns |
tpLD | Propagation delay time, low TXD_INT to driver dominant (1) | 35 | 75 | 100 | ns | |
tsk(p) | Pulse skew (|tpHR – tpLD|) | 30 | 40 | ns | ||
tR/F | Differential output signal rise time: | 8 | 55 | 75 | ns | |
tpRH | Propagation delay time, bus recessive input to high RXD_INT output | See Figure 6, typical conditions: CANL = 1.5 V, CANH = 3.5 V. | 35 | 55 | 90 | ns |
tpDL | Propagation delay time, bus dominant input to RXD_INT low output | 35 | 55 | 90 | ns | |
tpHR | Propagation delay time, high TXD_INT to Driver Recessive (1) | See Figure 5, RST = 0 V. Typical conditions: RL = 60 Ω, CL = 100 pF, RCM = openVIO = 1.8 V | 50 | 85 | 120 | ns |
tpLD | Propagation delay time, low TXD_INT to driver dominant (1) | 35 | 75 | 110 | ns | |
tsk(p) | Pulse skew (|tpHR – tpLD|) | 30 | 40 | ns | ||
tR/F | Differential output signal rise time: | 8 | 55 | 75 | ns | |
tpRH | Propagation delay time, bus recessive input to high RXD_INT output | See Figure 6, typical conditions: CANL = 1.5 V, CANH = 3.5 V.VIO = 1.8 V | 35 | 55 | 105 | ns |
tpDL | Propagation delay time, bus dominant input to RXD_INT low output | 35 | 55 | 105 | ns | |
DEVICE SWITCHING CHARACTERISTICS | ||||||
tLOOP | Loop delay(3)(CAN transceiver only) | See Figure 7, RST = 0 V. typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF | 235 | ns | ||
tWK_FILTER | Bus time to meet filtered bus requirements for wake up request | See Figure 23, standby mode. | 0.5 | 1.8 | µs | |
tWK_TIMEOUT | Bus wake-up timeout: time that a WUP must take place within to be considered valid | See Figure 23 | 0.5 | 2.9 | ms | |
tSILENCE | Timeout for bus inactivity (6) | Timer is reset and restarted when bus changes from dominant to recessive or vice versa. | 0.6 | 1.2 | s | |
tINACTIVE | Time required for the processor to clear wake flag or put the device into normal mode upon power up, power on reset or after wake event otherwise the device will enter sleep mode (6) | 2 | 4 | 6 | min | |
tBias | Time from the start of a dominant-recessive-dominant sequence | Each phase 6 µs until Vsym ≥ 0.1. See Figure 11 | 250 | µs | ||
tPower_Up | Power up time on VSUP (6) | See Figure 14 | 250 | µs | ||
tTXD_INT_DTO | Dominant time out(2) (CAN transceiver only)(1) | See Figure 24, RL = 60 Ω, CL = open | 1 | 5 | ms | |
TRANSMITTER AND RECEIVER SWITCHING CHARACTERISTICS | ||||||
tBit(Bus)2M | Transmitted recessive bit width @ 2 Mbps | See Figure 6, RST = 0 V typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF | 435 | 530 | ns | |
tBit(Bus)5M | Transmitted recessive bit width @ 5 Mbps | 155 | 210 | ns | ||
tBit(Bus)8M(5) | Transmitted recessive bit width @ 8 Mbps | See Figure 6, RST = 0 V typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF, VIO ≥ 3.135 V | 80 | 135 | ns | |
tBit(Bus)8M(5) | Transmitted recessive bit width @ 8 Mbps | See Figure 6, RST = 0 V typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF, VIO = 1.8 V | 80 | 135 | ns | |
tBit(RXD)2M | Received recessive bit width @ 2 Mbps | See Figure 6, RST = 0 V typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF,VIO ≥ 3.135 V | 400 | 550 | ns | |
tBit(RXD)5M | Received recessive bit width @ 5 Mbps | 120 | 220 | ns | ||
tBit(RXD)2M | Received recessive bit width @ 2 Mbps | See Figure 6, RST = 0 V typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF, VIO = 1.8 V | 394 | 550 | ns | |
tBit(RXD)5M | Received recessive bit width @ 5 Mbps | 114 | 220 | ns | ||
tBit(RXD)8M(5) | Received recessive bit width @ 8 Mbps | See Figure 6, RST = 0 V typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF, VIO ≥ 3.135 V | 80 | 135 | ns | |
tBit(RXD)8M(5) | Received recessive bit width @ 8 Mbps | See Figure 6, RST = 0 V typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF, VIO = 1.8 V | 72 | 135 | ns | |
ΔtRec(4) | Receiver Timing symmetry @ 2 Mbps | See Figure 6, RST = 0 V typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF, VIO ≥ 3.135 V | –65 | 30 | 40 | ns |
Receiver Timing symmetry @ 5 Mbps | –45 | 5 | 15 | ns | ||
ΔtRec(4) | Receiver Timing symmetry @ 2 Mbps | See Figure 6, RST = 0 V typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF, VIO 1.8 V | –71 | 30 | 40 | ns |
Receiver Timing symmetry @ 5 Mbps | –51 | 5 | 15 | ns | ||
SPI SWITCHING CHARACTERISTICS | ||||||
fSCK | SCK, SPI clock frequency (6) | 18 | MHz | |||
tSCK | SCK, SPI clock period (6) | See Figure 13 | 56 | ns | ||
tRSCK | SCK rise time (6) | See Figure 12 | 10 | ns | ||
tFSCK | SCK fall time (6) | See Figure 12 | 10 | ns | ||
tSCKH | SCK, SPI clock high (6) | See Figure 13 | 18 | ns | ||
tSCKL | SCK, SPI clock low (6) | See Figure 13 | 18 | ns | ||
tCSS | Chip select setup time (6) | See Figure 12 | 28 | ns | ||
tCSH | Chip select hold time (6) | See Figure 12 | 28 | ns | ||
tCSD | Chip select disable time (6) | See Figure 12 | 125 | ns | ||
tSISU | Data in setup time (6) | See Figure 12 | 5 | ns | ||
tSIH | Data in hold time (6) | See Figure 12 | 10 | ns | ||
tSOV | Data out valid (6) | VIO = 3.135 V to 5.25 V, See Figure 13 | 20 | ns | ||
tSOV | Data out valid (6) | 1.71 ≤ VIO ≤ 1.89 , See Figure 13 | 35 | ns | ||
tRSO | SO rise time (6) | See Figure 13 | 10 | ns | ||
tFSO | SO fall time (6) | See Figure 13 | 10 | ns |