ZHCSJ34F December 2015 – May 2019 TDA2HF , TDA2HG , TDA2HV , TDA2LF , TDA2SA , TDA2SG , TDA2SX
PRODUCTION DATA.
The voltage input to the DPLLs has a low noise requirement. Board designs should supply these voltage inputs with a low noise LDO to ensure they are isolated from any potential digital switching noise. The TPS65917 and TPS659039 PMIC LDOLN outputs are specifically designed to meet this low noise requirement.
NOTE
For more information about Input Voltage Sources, see Section 6.3DPLLs, DLLs Specifications.
Table 8-4 present the voltage inputs that supply the DPLLs.
POWER SUPPLY | DPLLs |
---|---|
vdda_abe_per | DPLL_PER, DPLL_ABE and PER HSDIVIDER analog power supply |
vdda_ddr | DPLL_DDR and DDR HSDIVIDER analog power supply |
vdda_debug | DPLL_DEBUG analog power supply |
vdda_dsp_eve | DPLL_DSP and DPLL_EVE analog power supply |
vdda_gmac_core | DPLL_CORE and HSDIVIDER analog power supply |
vdda_gpu | DPLL_GPU analog power supply |
vdda_iva | DPLL_IVA analog power supply |
vdda_video | DPLL_VIDEO1 and DPLL_VIDEO2 analog power supply |
vdda_mpu | DPLL_MPU analog power supply |
vdda_osc | not DPLL input but is required to be supplied by low noise input voltage |