ZHCSJ48F December 2016 – December 2018 TDA2P-ABZ
ADVANCE INFORMATION for pre-production products; subject to change without notice.
CAUTION
The I/O timings provided in Section 5.10, Timing Requirements and Switching Characteristics are valid only if signals within a single IOSET are used. The IOSETs are defined in the Table 5-100, Table 5-103, Table 5-108, and Table 5-115.
NOTE
For more information, see the Serial Communication Interfaces / Ethernet Controller section of the Device TRM.
SIGNAL NAME | DESCRIPTION | TYPE | BALL |
---|---|---|---|
RGMII0 | |||
rgmii0_txc | RGMII0 Transmit Clock | O | W9 |
rgmii0_txctl | RGMII0 Transmit Enable | O | V9 |
rgmii0_txd3 | RGMII0 Transmit Data | O | V7 |
rgmii0_txd2 | RGMII0 Transmit Data | O | U7 |
rgmii0_txd1 | RGMII0 Transmit Data | O | V6 |
rgmii0_txd0 | RGMII0 Transmit Data | O | U6 |
rgmii0_rxc | RGMII0 Receive Clock | I | U5 |
rgmii0_rxctl | RGMII0 Receive Control | I | V5 |
rgmii0_rxd3 | RGMII0 Receive Data | I | V4 |
rgmii0_rxd2 | RGMII0 Receive Data | I | V3 |
rgmii0_rxd1 | RGMII0 Receive Data | I | Y2 |
rgmii0_rxd0 | RGMII0 Receive Data | I | W2 |
RGMII1 | |||
rgmii1_rxc | RGMII1 Receive Clock | I | C5 |
rgmii1_rxctl | RGMII1 Receive Control | I | A3 |
rgmii1_rxd0 | RGMII1 Receive Data | I | A4 |
rgmii1_rxd1 | RGMII1 Receive Data | I | B5 |
rgmii1_rxd2 | RGMII1 Receive Data | I | B4 |
rgmii1_rxd3 | RGMII1 Receive Data | I | B3 |
rgmii1_txc | RGMII1 Transmit Clock | O | D5 |
rgmii1_txctl | RGMII1 Transmit Enable | O | C2 |
rgmii1_txd0 | RGMII1 Transmit Data | O | D6 |
rgmii1_txd1 | RGMII1 Transmit Data | O | B2 |
rgmii1_txd2 | RGMII1 Transmit Data | O | C4 |
rgmii1_txd3 | RGMII1 Transmit Data | O | C3 |
MII0 | |||
mii0_rxd1 | MII0 Receive Data | I | V6 |
mii0_rxd2 | MII0 Receive Data | I | V9 |
mii0_rxd3 | MII0 Receive Data | I | W9 |
mii0_rxd0 | MII0 Receive Data | I | U6 |
mii0_rxclk | MII0 Receive Clock | I | Y1 |
mii0_rxdv | MII0 Receive Data Valid | I | V2 |
mii0_txclk | MII0 Transmit Clock | I | U5 |
mii0_txd0 | MII0 Transmit Data | O | W2 |
mii0_txd1 | MII0 Transmit Data | O | Y2 |
mii0_txd2 | MII0 Transmit Data | O | V4 |
mii0_txd3 | MII0 Transmit Data | O | V5 |
mii0_txer | MII0 Transmit Error | I | U4 |
mii0_rxer | MII0 Receive Data Error | I | U7 |
mii0_col | MII0 Collision Detect (Sense) | I | V1 |
mii0_crs | MII0 Carrier Sense | I | V7 |
mii0_txen | MII0 Transmit Data Enable | O | V3 |
MII1 | |||
mii1_col | MII1 Collision Detect (Sense) | I | B4 |
mii1_crs | MII1 Carrier Sense | I | B5 |
mii1_rxclk | MII1 Receive Clock | I | D5 |
mii1_rxd0 | MII1 Receive Data | I | E6 |
mii1_rxd1 | MII1 Receive Data | I | C1 |
mii1_rxd2 | MII1 Receive Data | I | E4 |
mii1_rxd3 | MII1 Receive Data | I | F5 |
mii1_rxdv | MII1 Receive Data Valid | I | C2 |
mii1_rxer | MII1 Receive Data Error | I | B3 |
mii1_txclk | MII1 Transmit Clock | I | C3 |
mii1_txd0 | MII1 Transmit Data | O | C4 |
mii1_txd1 | MII1 Transmit Data | O | B2 |
mii1_txd2 | MII1 Transmit Data | O | D6 |
mii1_txd3 | MII1 Transmit Data | O | C5 |
mii1_txen | MII1 Transmit Data Enable | O | A4 |
mii1_txer | MII1 Transmit Error | I | A3 |
RMII0 | |||
rmii0_crs | RMII0 Carrier Sense | I | V7 |
rmii0_rxd0 | RMII0 Receive Data | I | U6 |
rmii0_rxd1 | RMII0 Receive Data | I | V6 |
rmii0_rxer | RMII0 Receive Data Error | I | U7 |
rmii0_txd0 | RMII0 Transmit Data | O | W2 |
rmii0_txd1 | RMII0 Transmit Data | O | Y2 |
rmii0_txen | RMII0 Transmit Data Enable | O | V3 |
RMII1 | |||
rmii1_crs | RMII1 Carrier Sense | I | V2 |
rmii1_rxd0 | RMII1 Receive Data | I | V9 |
rmii1_rxd1 | RMII1 Receive Data | I | W9 |
rmii1_rxer | RMII1 Receive Data Error | I | Y1 |
rmii1_txd0 | RMII1 Transmit Data | O | V4 |
rmii1_txd1 | RMII1 Transmit Data | O | V5 |
rmii1_txen | RMII1 Transmit Data Enable | O | U5 |
MDIO | |||
mdio_d | Management Data | IO | AB4/ B20/ F6/ U4 |
mdio_mclk | Management Data Serial Clock | O | AC5/ B21/ D3/ V1 |