ZHCSJ48F December 2016 – December 2018 TDA2P-ABZ
ADVANCE INFORMATION for pre-production products; subject to change without notice.
This section describes the operating conditions of the device. This section also contains the description of each OPP (operating performance point) for processor clocks and device core clocks.
Table 5-1 describes the maximum supported frequency per speed grade for the devices.
Device Speed | Maximum frequency (MHz) | |||||||||
---|---|---|---|---|---|---|---|---|---|---|
MPU | DSP | EVE | IVA | ISP | GPU | IPU | L3 | DDR3/ DDR3L | DDR2 | |
TDA2PxxD | 500 | 500 | 500 | 430 | 532 | 500 | 212.8 | 266 | 667 (DDR3-1333) | 400 (DDR2-800) |
TDA2PxxF | 650 | 650 | 600 | 532 | 532 | 500 | 212.8 | 266 | 667 (DDR3-1333) | 400 (DDR2-800) |
TDA2PxxR | 750 | 750 | 650 | 532 | 532 | 500 | 212.8 | 266 | 667 (DDR3-1333) | 400 (DDR2-800) |
TDA2PxxT | 1176 | 750 | 650 | 532 | 532 | 532 | 212.8 | 266 | 667 (DDR3-1333) | 400 (DDR2-800) |
TDA2PxxU | 1176 | 1000 | 900 | 532 | 532 | 665 | 212.8 | 266 | 667 (DDR3-1333) | 400 (DDR2-800) |