ZHCSRW2A february 2023 – august 2023 TDA4AH-Q1 , TDA4AP-Q1 , TDA4VH-Q1 , TDA4VP-Q1
ADVANCE INFORMATION
Table 5-1 shows the features of the SoC.
FEATURES(9) | REFERENCE
NAME |
TDA4VH88 | TDA4AH88 | TDA4VP88 | TDA4AP88 | |
---|---|---|---|---|---|---|
FEATURES | ||||||
PROCESSORS AND ACCELERATORS | ||||||
Speed Grades | T | T | T | T | ||
Arm Cortex-A72 Microprocessor Subsystem | Arm A72 | Octal Core | ||||
Arm Cortex-R5F | Arm R5F | Octal Core | ||||
Lockstep | Optional(1) | |||||
Security Management | SMS | Yes | ||||
Security Accelerators | SA | Yes | ||||
C7x Floating Point, Vector DSP | C7x DSP | Quad Core | Tri Core | |||
Deep Learning Accelerator | MMA | Quad Core | Tri Core | |||
Graphics Accelerator IMG BXS-4-64 | GPU | Yes | No | Yes | No | |
Depth and Motion Processing Accelerators | DMPAC | Yes | ||||
Vision Processing Accelerators | VPAC | 2 | ||||
Video Encoder / Decoder | VENC/ VDEC | Enc/Dec 960 MP/s | Enc/Dec 480 MP/s | |||
SAFETY AND SECURITY | ||||||
Safety Targeted | Safety | Optional(1) | ||||
Device Security | Security | Optional(2) | ||||
AEC-Q100 Qualified | Q1 | Optional(3) | ||||
PROGRAM AND DATA STORAGE | ||||||
On-Chip Shared Memory (RAM) in MAIN Domain | OCSRAM | 3x512KB SRAM | ||||
On-Chip Shared Memory (RAM) in MCU Domain | MCU_MSRAM | 1MB SRAM | ||||
Multicore Shared Memory Controller | MSMC | 8MB (On-Chip SRAM with ECC) | ||||
LPDDR4 DDR Subsystem | DDRSS0(5) | 32-b w/ inline ECC | ||||
DDRSS1(5) | 32-b w/ inline ECC | |||||
DDRSS2(4)(5) | 32-b w/ inline ECC | |||||
DDRSS3(4)(5) | 32-b w/ inline ECC | No | ||||
SECDED | 7-Bit | |||||
General-Purpose Memory Controller | GPMC | Yes | ||||
PERIPHERALS(12) | ||||||
Display Subsystem | DSS | Yes | ||||
DSI 4L TX | 2 | |||||
eDP 4L | 1 | |||||
DPI | 1 | |||||
Modular Controller Area Network Interface with Full CAN-FD Support | MCAN | 20 | ||||
General-Purpose I/O | GPIO | 155 | ||||
Inter-Integrated Circuit Interface | I2C | 10 | ||||
Improved Inter-Integrated Circuit Interface | I3C | 1 | ||||
Analog-to-Digital Converter | ADC | 2 | ||||
Capture Subsystem with Camera Serial Interface (CSI2) | CSI2.0 4L RX | 3 | ||||
CSI2.0 4L TX | 2 | |||||
Multichannel Serial Peripheral Interface | MCSPI | 11 | ||||
Multichannel Audio Serial Port | MCASP0 | 16 Serializers | ||||
MCASP1 | 5 Serializers | |||||
MCASP2 | 5 Serializers | |||||
MCASP3 | 3 Serializers | |||||
MCASP4 | 5 Serializers | |||||
MultiMedia Card/ Secure Digital Interface | MMCSD0 | eMMC (8-bits) |
||||
MMCSD1 | SD/SDIO (4-bits) |
|||||
Universal Flash Storage | UFS 2L | Yes | ||||
Flash Subsystem (FSS) | OSPI0 | 8-bits(8) | ||||
OSPI1(10) | 4-bits | |||||
HyperBus | Yes(8) | |||||
4x PCI Express Port with Integrated PHY | PCIE | 2x4L or 4x2L(6) | 1x4L or 2x2L(6)(11) | |||
Ethernet Interfaces | MCU CPSW2G | RMII or RGMII | ||||
MAIN CPSW2G | RMII or RGMII | |||||
CPSW9G | 8 port SERDES(6) | 4 port SERDES(6)(7) | ||||
General-Purpose Timers | TIMER | 30 | ||||
Enhanced High Resolution Pulse-Width Modulator Module | eHRPWM | 6 | ||||
Enhanced Capture Module | eCAP | 3 | ||||
Enhanced Quadrature Encoder Pulse Module | eQEP | 3 | ||||
Universal Asynchronous Receiver and Transmitter | UART | 12 | ||||
Universal Serial Bus (USB3.1) SuperSpeed Dual-Role-Device (DRD) Ports with SS PHY | USB0 | Yes(6) |