4 Revision History
Changes from December 21, 2022 to August 18, 2023 (from Revision * (DECEMBER 2022) to Revision A (AUGUST 2023))
-
通篇:删除了所有 OLDI/LVDS 内容;不适用于此器件套件Go
-
通篇:将 3D 图形处理单元 (GPU) 的“BSX”、“BSX-64-4”和“BXS-64-4”更新/更改为“IMG BXS-4-64”Go
- (封装信息):更新了表以与新的内容标准一致Go
- (功能方框图):更新了图像以显示超集器件并删除了脚注Go
- (功能方框图):添加了软件构建表注释Go
- (Device Comparison): Merged table cells to show
commonality/differences and to improve readability.Go
- (Device Comparison): Added software build sheet
NoteGo
- (Pin Attributes): Deleted "Buffer Types with Pull Type and Hysteresis Associations"
tableGo
- (Pin Attributes): Added HYS, BUFFER TYPE, and PULL UP/DOWN TYPE
columns to "Pin Attributes (ALZ Package)" tableGo
- (Pin Attributes): Updated/Changed the address range for PADCONFIG_0 through
PADCONFIG_79 registers from "0x4301C000 to 0x4301C11C" to "0x0011C000 to
0x0011C11C"Go
- Dapper test run done 06/22/2023 for J7AEP_dapper_v7Go
- (DDRSS0 Signal Descriptions): Added "DDRSS incremental order" footnoteGo
- (DDRSS1 Signal Descriptions): Added "DDRSS incremental order" footnoteGo
- (MMC0 Signal Descriptions): Deleted the external pull-up connection footnoteGo
- (Pin Connectivity Requirements) Updated ADC AIN recommendation to allow the tie-off
of signals directly to ground.Go
- (Pin Connectivity Requirements): Added requirement for DDR
interfaces to be used in incrementing orderGo
- (Recommended Operating Conditions): Added clarification to the "…
supply inputs" footnote, specifically for VDD_CORE, VDD_MCU, and VDD_CPU domains
plus, added cross-references to the MIN/MAX valuesGo
- (LVCMOS Electrical Characteristics):
Added missing RPU, pull up resistor
row for 3.3-V MODEGo
- (MCSPI - Peripheral Mode): Inclusive Nomenclature
Updates.Go
- (MCSPI Switching Characteristics - Peripheral Mode):
Updated/Changed the MIN value of SS6 from "1.65" to "2"
nsGo
- (USB VBUS Design Guidelines): Updated/Changed USB VBUS Detect Voltage Divider
/ Clamp Circuit figureGo