ZHCSKP3K September 2021 – April 2024 TDA4VM , TDA4VM-Q1
PRODUCTION DATA
This section describes the operating conditions of the device. This section also contains the description of each Operating Performance Point (OPP) for processor clocks and device core clocks.
Table 6-1 describes the maximum supported frequency per speed grade for the device.
DEVICE | MAXIMUM FREQUENCY (MHz) | ||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|
A72SS0 | C66SS0 | C71SS0 | R5FSS0/1 | MCU_ R5SS0 |
GPU | CBASS0 | VPAC | DMPAC | DMSC | LPDDR4 | |
TDA4VMxT | 2000 | 1350 | 1000 | 1000 | 1000 | 750 | 500 | 720(1) | 520(1) | 333 | 4266 MT/s(2) |
TDA4VMxL | 1500 | 1000 | 750 | 1000 | 1000 | 600 | 500 | 600(1) | 433(1) | 333 | 3733 MT/s(2) |
TDA4VMxE | 1000 | 1000 | 750 | 1000 | 1000 | 400 | 500 | 600(1) | N/A | 333 | 3200 MT/s(2) |