ZHCSFY1F December 2016 – April 2024 TDP158
PRODUCTION DATA
See Section 7.3.12 and Section 7.3.3. Note: DP-Mode is valid only when DP-Mode Register P0_Reg09[5] is set to one.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Data Rate Select | Clock Lane | Lane D0 | Lane D1 | Lane D2 | Reserved | ||
R/W | R/W | R/W | R/W | R/W | R/W | R |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7:6 | Data Rate Select | R/W | 2’b00 | 00 – 5.4Gbps (default) 01 – 2.7Gbps 10 – 1.62Gbps 11 - Reserved |
5 | Clock Lane | R/W | 1’b1 | 0 – Disabled 1 – Enabled (default) |
4 | Lane D0 | R/W | 1’b1 | 0 – Disabled 1 – Enabled (default) |
3 | Lane D1 | R/W | 1’b1 | 0 – Disabled 1 – Enabled (default) |
2 | Lane D2 | R/W | 1’b1 | 0 – Disabled 1 – Enabled (default) |
1:0 | Reserved | R | 2’b00 | Reserved |