SLES032E June 2002 – September 2014 THS8200
PRODUCTION DATA.
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
Supply voltage range | AVDD to AVSS, VDD_IO to GND_IO | −0.5 | 4.5 | V | |
DVDD to DVSS, VDD_DLL to DVSS | −0.5 | 2.5 | V | ||
Digital input voltage range to DVSS | −0.5 | VDD_IO + 0.5 | V | ||
TA | Operating free-air temperature range | 0 | 70 | °C |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
POWER SUPPLY | ||||||
Supply voltage | AVDD | 3 | 3.3 | 3.6 | V | |
DVDD, VDD_DLL | 1.65 | 1.8 | 2 | |||
VDD_IO | 1.65 | 1.8 or 3.3 | 3.6 | |||
DIGITAL AND REFERENCE INPUTS | ||||||
VIH | High-level input voltage | VDD_IO = 1.8 V | 0.95 | VDD_IO | V | |
VDD_IO = 3.3 V | 2.3 | VDD_IO | ||||
VIL | Low-level input voltage | VDD_IO = 1.8 V | DVSS | 0.4 | V | |
VDD_IO = 3.3 V | DVSS | 1.15 | ||||
fclk | Clock frequency | 10 | 205 | MHz | ||
tw(CLKH) | Pulse duration, clock high | 40% | 60% | |||
tw(CLKL) | Pulse duration, clock low | 40% | 60% | |||
RFS | FSADJ resistor | VOC = 700 mV | 2.99 | kΩ | ||
VOC = 1 V | 2.08 |
f (MHz) | POWER (mW), DLL BYPASSED |
POWER (mW), DLL USED |
IAVDD (mA) | IDVDD (mA) | IVDD_IO (mA) | IVDD_DLL (mA) |
---|---|---|---|---|---|---|
20 | 329.91 | 332.88 | 93.2 | 10.4 | 1.1 | 0.9 |
30 | 338.52 | 351.72 | 93.2 | 15 | 1.2 | 4 |
80 | 382.47 | 399.63 | 93.2 | 38.5 | 1.7 | 5.2 |
160 | 450.51 | 93.2 | 75.2 | 2.3 | ||
200 | 476.01 | 93.2 | 89 | 2.5 |
f (MHz) | POWER (mW), DLL BYPASSED |
POWER (mW), DLL USED |
IAVDD (mA) | IDVDD (mA) | IVDD_IO (mA) | IVDD_DLL (mA) |
---|---|---|---|---|---|---|
20 | 328.26 | 331.23 | 93.2 | 10.4 | 1.1 | 0.9 |
30 | 336.72 | 349.92 | 93.2 | 15 | 1.2 | 4 |
80 | 379.92 | 397.08 | 93.2 | 38.5 | 1.7 | 5.2 |
160 | 447.06 | 93.2 | 75.2 | 2.3 | ||
200 | 472.26 | 93.2 | 89 | 2.5 |
f (MHz) | POWER (mW), DLL BYPASSED |
POWER (mW), DLL USED |
IAVDD (mA) | IDVDD (mA) | IVDD_IO (mA) | IVDD_DLL (mA) |
---|---|---|---|---|---|---|
20 | 556.95 | 559.92 | 162 | 10.4 | 1.1 | 0.9 |
30 | 565.56 | 578.76 | 162 | 15 | 1.2 | 4 |
80 | 609.51 | 626.67 | 162 | 38.5 | 1.7 | 5.2 |
160 | 677.55 | 162 | 75.2 | 2.3 | ||
200 | 703.05 | 162 | 89 | 2.5 |
f (MHz) | POWER (mW), DLL BYPASSED |
POWER (mW), DLL USED |
IAVDD (mA) | IDVDD (mA) | IVDD_IO (mA) | IVDD_DLL (mA) |
---|---|---|---|---|---|---|
20 | 555.30 | 558.27 | 162 | 10.4 | 1.1 | 0.9 |
30 | 563.76 | 576.96 | 162 | 15 | 1.2 | 4 |
80 | 606.96 | 624.12 | 162 | 38.5 | 1.7 | 5.2 |
160 | 674.10 | 162 | 75.2 | 2.3 | ||
200 | 699.30 | 162 | 89 | 2.5 |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |||
---|---|---|---|---|---|---|---|---|
IAVDD | Operating analog supply current | AVDD = 3.3 V, DVDD = 1.8 V, VDD_DLL = 1.8 V, VDD_IO = 3.3 V, CLK = 80 MHz |
Video + no bias (700 mV) | 94 | 98 | mA | ||
Video + bias (1.05 V) | 94 | 98 | ||||||
Generic + no bias (1.25 V) | 162 | 170 | ||||||
AVDD = 3.3 V, DVDD = 1.8 V, VDD_DLL = 1.8 V (DLL bypassed), VDD_IO = 1.8 V, CLK = 200 MHz |
Video + no bias (700 mV) | 94 | 98 | |||||
Video + bias (1.05 V) | 94 | 98 | ||||||
Generic + no bias (1.25 V) | 162 | 170 | ||||||
IDVDD | Operating digital supply current | AVDD = 3.3 V, DVDD = 1.8 V, VDD_DLL = 1.8 V, VDD_IO = 3.3 V, CLK = 80 MHz |
Video + no bias (700 mV) | 38 | 45 | mA | ||
Video + bias (1.05 V) | 38 | 45 | ||||||
Generic + no bias (1.25 V) | 38 | 45 | ||||||
AVDD = 3.3 V, DVDD = 1.8 V, VDD_DLL = 1.8 V (DLL bypassed), VDD_IO = 1.8 V, CLK = 200 MHz |
Video + no bias (700 mV) | 89 | 95 | |||||
Video + bias (1.05 V) | 89 | 95 | ||||||
Generic + no bias (1.25 V) | 89 | 95 | ||||||
IVDD_IO | Operating I/O supply current | AVDD = 3.3 V, DVDD = 1.8 V, VDD_DLL = 1.8 V, VDD_IO = 3.3 V, CLK = 80 MHz |
Video + no bias (700 mV) | 1.7 | 2.2 | mA | ||
Video + bias (1.05 V) | 1.7 | 2.2 | ||||||
Generic + no bias (1.25 V) | 1.7 | 2.2 | ||||||
AVDD = 3.3 V, DVDD = 1.8 V, VDD_DLL = 1.8 V (DLL bypassed), VDD_IO = 1.8 V, CLK = 200 MHz |
Video + no bias (700 mV) | 1.7 | 2.2 | |||||
Video + bias (1.05 V) | 1.7 | 2.2 | ||||||
Generic + no bias (1.25 V) | 1.7 | 2.2 | ||||||
IVDD_DLL | Operating DLL supply current | AVDD = 3.3 V, DVDD = 1.8 V, VDD_DLL = 1.8 V, VDD_IO = 3.3 V, CLK = 80 MHz |
Video + no bias (700 mV) | 4.9 | 5.6 | mA | ||
Video + bias (1.05 V) | 4.9 | 5.6 | ||||||
Generic + no bias (1.25 V) | 4.9 | 5.6 | ||||||
AVDD = 3.3 V, DVDD = 1.8 V, VDD_DLL = 1.8 V (DLL bypassed), VDD_IO = 1.8 V, CLK = 200 MHz |
Video + no bias (700 mV) | 4.9 | 5.6 | |||||
Video + bias (1.05 V) | 4.9 | 5.6 | ||||||
Generic + no bias (1.25 V) | 4.9 | 5.6 | ||||||
PD | Power disspiation | AVDD = 3.3 V, DVDD = 1.8 V, VDD_DLL = 1.8 V, VDD_IO = 3.3 V, CLK = 80 MHz |
Video + no bias (700 mV) | 398 | 430 | mW | ||
Video + bias (1.05 V) | 398 | 430 | ||||||
Generic + no bias (1.25 V) | 641 | 660 | ||||||
AVDD = 3.3 V, DVDD = 1.8 V, VDD_DLL = 1.8 V (DLL bypassed), VDD_IO = 1.8 V, CLK = 200 MHz |
Video + no bias (700 mV) | 489 | 500 | |||||
Video + bias (1.05 V) | 489 | 500 | ||||||
Generic + no bias (1.25 V) | 700 | 735 |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
IIH | High-level input current | VDD_IO = 3.3 V, Digital inputs and CLK at 0 V for IIL, Digital inputs and CLK at 3.6 V for IIH |
1 | µA | ||
IIL | Low-level input current | −1 | µA | |||
IIL(CLK) | Low-level input current, CLK | 1 | µA | |||
IIH(CLK) | High-level input current, CLK | −1 | µA | |||
CI | Input capacitance | TA = 25°C | 5 | pF | ||
ts | GY, RCr, BCb data inputs setup time | VDD_IO = 1.8 V | 1.5 | ns | ||
VDD_IO = 3.3 V | 1.5 | |||||
tH | GY, RCr, BCb data inputs hold time | VDD_IO = 1.8 V | 0.5 | ns | ||
VDD_IO = 3.3 V | 0.5 | |||||
ts | HS_IN, VS_IN, FID inputs setup time | VDD_IO = 3.3 V (1) | 1.5 | ns | ||
tH | HS_IN, VS_IN, FID inputs hold time | VDD_IO = 3.3 V (1) | 0.5 | ns | ||
td(D) | Digital process delay (2) | 10-bit/20-bit 4:2:2 with CSM, CSC, 2x interpolation active | 73 (3) | pixels | ||
30-bit 4:4:4 | 33 (3) | |||||
VESA clock mode (DLL, CSM, CSC, FIRs bypassed) | 9 |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
DAC resolution | 10 (11 bit internal) |
10 (11 bit internal) |
bits | ||||
INL | Integral nonlinearity | Best-fit VDD_IO = 3.3 V, CLK = 500 kHz |
Video (0.7 + 0.35 V bias) | +0.5/-1.2 | +2/-2 | LSB | |
Generic (1.25 + 0 V bias) | +1/-2.1 | +5/-5 | |||||
DNL | Differential nonlinearity | VDD_IO = 3.3 V, CLK = 500 kHz |
Video (0.7 + 0.35 V bias) | +0.2/−0.3 | +1/−1 | LSB | |
Generic (1.25 + 0 V bias) | +0.3/-0.5 | +1/−1 | |||||
PSRR | Power supply ripple rejection ratio of DAC output (full scale) | f = dc to 100 kHz (4) | 40 | 42 | dB | ||
XTALK | Crosstalk between channels (5) | CLK = 205 MHz, -1 dB sine wave applied to active channels, offset bias applied to all channels when turned on, 37.5-Ω load on all channels | 1-MHz sine wave, offset bias off |
49 | dB | ||
1-MHz sine wave, offset bias on |
42 | ||||||
10-MHz sine wave, offset bias off |
49 | ||||||
10-MHz sine wave, offset bias on |
42 | ||||||
30-MHz sine wave, offset bias off |
48 | ||||||
30-MHz sine wave, offset bias on |
40.5 | ||||||
KIMBAL | Imbalance between DACs | CLK = 80 MHz (6) | ±2% | ||||
VOC | DAC output compliance voltage (video only) | RL = 37.5 Ω (7) | Video mode (bias offset can be added) | 0.7 | 0.72 | V | |
Generic mode (bias offset cannot be added) | 1.25 | 1.3 | |||||
CO | DAC output capacitance (pin capacitance) | 5 | pF | ||||
tri | DAC output current rise time | 10 to 90% of full scale, CLK = 80 MHz | 3.5 | 4.2 | ns | ||
tfi | DAC output current fall time | 10 to 90% of full scale, CLK = 80 MHz | 3.5 | 4.2 | ns | ||
td | Analog output delay | Measured from falling edge of CLKIN to 50% of full-scale transition (8) | 6.5 | ns | |||
tsa | Analog output settling time | Measured from 50% of full scale transition on output to output settling, within 2% (9) | 6.6 | ns | |||
SFDR | Spurious-free dynamic range | 1 MHz, −1 dB FS digital sine input | -55 | dB | |||
10 MHz, −1 dB FS digital sine input | -43 | ||||||
BW | Bandwidth (3 dB) | 90 | MHz | ||||
Eglitch | Glitch energy | Full-scale code transition at 205 MSPS | 25 | pVs |