ZHCSNY7 September 2023 THVD1330
PRODUCTION DATA
The differential receivers of the THVD1330 are failsafe to invalid bus states caused by the following:
In any of these cases, the differential receiver output a failsafe logic high state so that the output of the receiver is not indeterminate.
Receiver failsafe is accomplished by offsetting the receiver thresholds such that the input indeterminate range does not include zero volts differential. To comply with the RS-422 and RS-485 standards, the receiver output must output a high when the differential input VID is more positive than 200 mV, and must output a low when VID is less than –200 mV. The receiver parameters which determine the failsafe performance are VIT+, VIT–, and VHYS (the separation between VIT+ and VIT–). As shown in the Table 7-2, differential signals less than –200 mV always cause a low receiver output. Differential signals greater than 200 mV always cause a high receiver output.
When the differential input signal is close to zero, it is still above the VIT+ threshold, and the receiver output is high. Only when the differential input is more than VHYS below VIT+ does the receiver output transition to a low state. Therefore, the noise immunity of the receiver inputs during a bus fault conditions includes the receiver hysteresis value, VHYS, as well as the value of VIT+.