ZHCSK03J August 1983 – November 2023 TLC555
PRODUCTION DATA
Standard PCB rules apply to routing the TLC555. The 0.1-μF ceramic capacitor in parallel with a 1-μF electrolytic capacitor must be as close as possible to the TLC555. The capacitor used for the time delay must also be placed as close to the discharge pin. A ground plane on the bottom layer can be used to provide better noise immunity and signal integrity.
Figure 7-11 is the basic layout for various applications.