ZHCSHY2 March 2018 TLV320ADC3100
PRODUCTION DATA.
PIN | TYPE | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
AVDD | 10 | P | Analog voltage supply, 2.7 V–3.6 V |
AVSS | 9 | P | Analog ground supply, 0 V |
BCLK | 1 | I/O | Audio serial data bus bit clock |
DOUT | 3 | O | Audio serial data bus data output |
DVDD | 22 | P | Digital core voltage supply, 1.65 V–1.95 V |
DVSS | 23 | P | Digital ground supply, 0 V |
GPIO1 | 19 | I/O | General-purpose input/output 1, multifunction pin based on register programming |
I2C_ADR0 | 15 | I | LSB of I2C bus address |
I2C_ADR1 | 16 | I | LSB + 1 of I2C bus address |
IN2L(P) | 7 | I | Microphone or line analog input (left-channel single-ended or differential plus) |
IN2R(P) | 12 | I | Microphone or line analog input (right-channel single-ended or differential plus) |
IN3L(M) | 6 | I | Microphone or line analog input (left-channel single-ended or differential minus) |
IN3R(M) | 13 | I | Microphone or line analog input (right-channel single-ended or differential minus) |
IOVDD | 21 | P | I/O voltage supply, 1.1 V–3.6 V |
MCLK | 24 | I | Master clock input |
MICBIAS1 | 5 | O | MICBIAS1 bias voltage output |
NC | 8, 11, 14, 20 | — | No connection |
RESET | 4 | I | Reset |
SCL | 17 | I/O | I2C serial clock |
SDA | 18 | I/O | I2C serial data input/output |
WCLK | 2 | I/O | Audio serial data bus word clock |
Thermal pad | Pad | — | Connect the thermal pad to AVSS. |