SLAS663C
August 2009 – June 2016
TLV320AIC3106-Q1
PRODUCTION DATA.
1
Features
2
Applications
3
Description
4
Revision History
5
Description (Continued)
6
Device Comparison Table
7
Pin Configuration and Functions
8
Specifications
8.1
Absolute Maximum Ratings
8.2
ESD Ratings
8.3
Recommended Operating Conditions
8.4
Thermal Information
8.5
Electrical Characteristics
8.6
Switching Characteristics I2S/LJF/RJF In Master Mode
8.7
Switching Characteristics I2S/LJF/RJF In Slave Mode
8.8
Switching Characteristics DSP In Master Mode
8.9
Switching Characteristics DSP In Slave Mode
8.10
Typical Characteristics
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
Audio Data Converters
9.3.2
Stereo Audio ADC
9.3.2.1
Stereo Audio ADC High-Pass Filter
9.3.3
Automatic Gain Control (AGC)
9.3.4
Stereo Audio DAC
9.3.5
Digital Audio Processing For Playback
9.3.6
Digital Interpolation Filter
9.3.7
Delta-Sigma Audio Dac
9.3.8
Audio Dac Digital Volume Control
9.3.9
Analog Output Common-Mode Adjustment
9.3.10
Audio DAC Power Control
9.3.11
Audio Analog Inputs
9.3.12
Analog Input Bypass Path Functionality
9.3.13
ADC PGA Signal Bypass Path Functionality
9.3.14
Input Impedance and VCM Control
9.3.15
MICBIAS Generation
9.3.16
Analog Fully Differential Line Output Drivers
9.3.17
Analog High Power Output Drivers
9.3.18
Short Circuit Output Protection
9.3.19
Jack and Headset Detection
9.3.20
General-Purpose I/O
9.4
Device Functional Modes
9.4.1
Digital Audio Processing For Record Path
9.4.2
Increasing DAC Dynamic Range
9.4.3
Passive Analog Bypass During Powerdown
9.4.4
Digital Microphone Connectivity
9.5
Programming
9.5.1
Hardware Reset
9.5.2
Digital Control Serial Interface
9.5.2.1
SPI Control Mode
9.5.2.2
SPI Communication Protocol
9.5.2.2.1
Limitation On Register Writing
9.5.2.3
Continuous Read and Write Operation
9.5.3
I2C Control Mode
9.5.4
I2C Bus Debug In A Glitched System
9.5.5
Digital Audio Data Serial Interface
9.5.6
Right-Justified Mode
9.5.7
Left-Justified Mode
9.5.8
I2S Mode
9.5.9
DSP Mode
9.5.10
TDM Data Transfer
9.5.11
Audio Clock Generation
9.6
Register Maps
9.6.1
Output Stage Volume Controls
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Design Requirements
10.2.2
Detailed Design Procedure
10.2.3
Application Curves
11
Power Supply Recommendations
12
Layout
12.1
Layout Guidelines
12.2
Layout Example
13
Device and Documentation Support
13.1
Receiving Notification of Documentation Updates
13.2
Community Resources
13.3
Trademarks
13.4
Electrostatic Discharge Caution
13.5
Glossary
14
Mechanical, Packaging, And Orderable Information
封装选项
机械数据 (封装 | 引脚)
RGZ|48
MPQF123F
散热焊盘机械数据 (封装 | 引脚)
RGZ|48
QFND014T
订购信息
slas663c_oa
slas663c_pm
6 Device Comparison Table
DEVICE NAME
DIFFERENCES
TLV320AIC3104-Q1
6 inputs
6 outputs
TLV320AIC3106-Q1
10 inputs
7 outputs
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|