ZHCS986B May 2012 – December 2018 TLV320DAC3203
PRODUCTION DATA.
MIN | NOM | MAX | UNIT | ||||
---|---|---|---|---|---|---|---|
LDOIN(2) | Power Supply Voltage Range | Referenced to AVss(1) | 1.9 | 3.6 | V | ||
AVdd | 1.5 | 1.8 | 1.95 | ||||
IOVDD | Referenced to IOVSS(1) | 1.1 | 3.6 | ||||
DVdd | Referenced to DVss(1) | 1.65 | 1.8 | 1.95 | |||
DVdd(3) | 1.26 | 1.8 | 1.95 | ||||
PLL Input Frequency | Clock divider uses fractional divide
(D > 0), P=1, DVdd ≥ 1.65V (See table in SLAU434, Maximum TLV320DAC3203 Clock Frequencies) |
10 | 20 | MHz | |||
Clock divider uses integer divide
(D = 0), P=1, DVdd ≥ 1.65V (Refer to table in SLAU434, Maximum TLV320DAC3203 Clock Frequencies) |
0.512 | 20 | MHz | ||||
MCLK | Master Clock Frequency | MCLK; Master Clock Frequency; DVdd ≥ 1.65V | 50 | MHz | |||
SCL | SCL Clock Frequency | 400 | kHz | ||||
HPL, HPR | Stereo headphone output load resistance | Single-ended configuration | 14.4 | 16 | Ω | ||
Headphone output load resistance | Differential configuration | 24.4 | 32 | Ω | |||
CLout | Digital output load capacitance | 10 | pF | ||||
Cref | Reference decoupling capacitor | 1 | µF |