ZHCSA18F March 2009 – February 2021 TMS320C28341 , TMS320C28342 , TMS320C28343 , TMS320C28343-Q1 , TMS320C28344 , TMS320C28345 , TMS320C28346 , TMS320C28346-Q1
PRODUCTION DATA
The 2834x has up to 256K × 16 single-access RAM (SARAM) divided up into the following categories:
L0, L1, L2, L3, L4, L5 SARAM Blocks | Up to 48K × 16 of SARAM at all frequencies. Each block is 8K × 16. | |
L6, L7 SARAM Blocks | These 8K × 16 SARAM blocks are single-wait state at all frequencies. | |
H0, H1, H2, H3, H4, H5 SARAM Blocks | H0–H5 are each 32K × 16 and 1-wait state at all frequencies. A program-access prefetch buffer is used to improve performance of linear code. |
All SARAM blocks are mapped to both program and data space. L0–L7 are accessible by both the CPU and the DMA (1 wait state).