ZHCSA18F March 2009 – February 2021 TMS320C28341 , TMS320C28342 , TMS320C28343 , TMS320C28343-Q1 , TMS320C28344 , TMS320C28345 , TMS320C28346 , TMS320C28346-Q1
PRODUCTION DATA
If the XREADY signal is sampled in the asynchronous mode (USEREADY = 1, READYMODE = 1), then:
1 | Lead: | LR ≥ 2 × tc(XTIM) | ||
LW ≥ 3 × tc(XTIM) | ||||
2 | Active: | AR ≥ 6 × tc(XTIM) | ||
AW ≥ 4 × tc(XTIM) | ||||
3 | Trail: | TW ≥ 3 × tc(XTIM) |
Restrictions do not include external hardware wait states.
These requirements result in the following XTIMING register configuration restrictions (based on 300-MHz system clock speed):
Examples of valid and invalid timing when using asynchronous XREADY:
XRDLEAD | XRDACTIVE | XRDTRAIL | XWRLEAD | XWRACTIVE | XWRTRAIL | X2TIMING | |
---|---|---|---|---|---|---|---|
Invalid(1) | 0 | 0 | 0 | 0 | 0 | 0 | 0, 1 |
Invalid(1) | 1 | 0 | 0 | 1 | 0 | 0 | 0, 1 |
Invalid(1) | 1 | 1 | 0 | 1 | 1 | 0 | 0 |
Valid(2) | 2 | 6 | 0 | 3 | 4 | 3 | 0(3) |
Unless otherwise specified, all XINTF timing is applicable for the clock configurations listed in Table 7-3.
MODE | SYSCLKOUT | XTIMCLK | XCLKOUT(1) |
---|---|---|---|
1 | SYSCLKOUT | SYSCLKOUT | |
Example: | 300 MHz | 300 MHz | 300 MHz |
2 | SYSCLKOUT | 1/2 SYSCLKOUT | |
Example: | 300 MHz | 300 MHz | 150 MHz |
3 | SYSCLKOUT | 1/2 SYSCLKOUT | |
Example: | 300 MHz | 300 MHz | 150 MHz |
4 | SYSCLKOUT | 1/4 SYSCLKOUT | |
Example: | 300 MHz | 300 MHz | 75 MHz |
5 | 1/2 SYSCLKOUT | 1/2 SYSCLKOUT | |
Example: | 300 MHz | 150 MHz | 150 MHz |
6 | 1/2 SYSCLKOUT | 1/4 SYSCLKOUT | |
Example: | 300 MHz | 150 MHz | 75 MHz |
7 | 1/2 SYSCLKOUT | 1/4 SYSCLKOUT | |
Example: | 300 MHz | 150 MHz | 75 MHz |
8 | 1/2 SYSCLKOUT | 1/8 SYSCLKOUT | |
Example: | 300 MHz | 150 MHz | 37.5 MHz |
The relationship between SYSCLKOUT and XTIMCLK is shown in Figure 7-27.