ZHCSA18F March 2009 – February 2021 TMS320C28341 , TMS320C28342 , TMS320C28343 , TMS320C28343-Q1 , TMS320C28344 , TMS320C28345 , TMS320C28346 , TMS320C28346-Q1
PRODUCTION DATA
This section describes the oscillator, PLL and clocking mechanisms, the watchdog function and the low-power modes. Figure 8-27 shows the various clock and reset domains that will be discussed.
There is a 2-SYSCLKOUT cycle delay from when the write to the PCLKCR0, PCLKCR1, and PCLKCR2 registers (enables peripheral clocks) occurs to when the action is valid. This delay must be considered before trying to access the peripheral configuration registers.
The PLL, clocking, watchdog and low-power modes, are controlled by the registers listed in Table 8-31.
NAME | ADDRESS | SIZE (x16) | DESCRIPTION |
---|---|---|---|
PLLSTS | 0x00 7011 | 1 | PLL Status Register |
Reserved | 0x00 7012 – 0x00 7018 | 7 | Reserved |
PCLKCR2 | 0x00 7019 | 1 | Peripheral Clock Control Register 2 |
HISPCP | 0x00 701A | 1 | High-Speed Peripheral Clock Prescaler Register |
LOSPCP | 0x00 701B | 1 | Low-Speed Peripheral Clock Prescaler Register |
PCLKCR0 | 0x00 701C | 1 | Peripheral Clock Control Register 0 |
PCLKCR1 | 0x00 701D | 1 | Peripheral Clock Control Register 1 |
LPMCR0 | 0x00 701E | 1 | Low-Power Mode Control Register 0 |
Reserved | 0x00 701F | 1 | Reserved |
PCLKCR3 | 0x00 7020 | 1 | Peripheral Clock Control Register 3 |
PLLCR | 0x00 7021 | 1 | PLL Control Register |
SCSR | 0x00 7022 | 1 | System Control and Status Register |
WDCNTR | 0x00 7023 | 1 | Watchdog Counter Register |
Reserved | 0x00 7024 | 1 | Reserved |
WDKEY | 0x00 7025 | 1 | Watchdog Reset Key Register |
Reserved | 0x00 7026 – 0x00 7028 | 3 | Reserved |
WDCR | 0x00 7029 | 1 | Watchdog Control Register |
Reserved | 0x00 702A – 0x00 702C | 3 | Reserved |
EXTSOCCFG | 0x00 702D | 1 | External ADC SOC Configuration Register |
Reserved | 0x00 702E | 1 | Reserved |