SPRS841E March 2012 – October 2019 TMS320C6652 , TMS320C6654
PRODUCTION DATA.
Timer input selection is handled within the control register TINPSEL. The Timer Input Selection Register is shown in Figure 8-15 and described in Table 8-17.
31 | 16 |
Reserved |
R, +1010 1010 1010 1010 |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TINPH
SEL7 |
TINPL
SEL7 |
TINPH
SEL6 |
TINPL
SEL6 |
TINPH
SEL5 |
TINPL
SEL5 |
TINPH
SEL4 |
TINPL
SEL4 |
TINPH
SEL3 |
TINPL
SEL3 |
TINPH
SEL2 |
TINPL
SEL2 |
TINPH
SEL1 |
TINPL
SEL1 |
TINPH
SEL0 |
TINPL
SEL0 |
RW, +1 | RW, +0 | RW, +1 | RW, +0 | RW, +1 | RW, +0 | RW, +1 | RW, +0 | RW, +1 | RW, +0 | RW, +1 | RW, +0 | RW, +1 | RW, +0 | RW, +1 | RW, +0 |
Legend: R = Read only; RW = Read/Write; -n = value after reset |
BIT | FIELD | DESCRIPTION |
---|---|---|
31-16 | Reserved |
|
15 | TINPHSEL7 | Input select for TIMER7 high.
|
14 | TINPLSEL7 | Input select for TIMER7 low.
|
13 | TINPHSEL6 | Input select for TIMER6 high.
|
12 | TINPLSEL6 | Input select for TIMER6 low.
|
11 | TINPHSEL5 | Input select for TIMER5 high.
|
10 | TINPLSEL5 | Input select for TIMER5 low.
|
9 | TINPHSEL4 | Input select for TIMER4 high.
|
8 | TINPLSEL4 | Input select for TIMER4 low.
|
7 | TINPHSEL3 | Input select for TIMER3 high.
|
6 | TINPLSEL3 | Input select for TIMER3 low.
|
5 | TINPHSEL2 | Input select for TIMER2 high.
|
4 | TINPLSEL2 | Input select for TIMER2 low.
|
3 | TINPHSEL1 | Input select for TIMER1 high.
|
2 | TINPLSEL1 | Input select for TIMER1 low.
|
1 | TINPHSEL0 | Input select for TIMER0 high.
|
0 | TINPLSEL0 | Input select for TIMER0 low.
|