SPRS814D
March 2012 – October 2019
TMS320C6655
,
TMS320C6657
PRODUCTION DATA.
1
Device Overview
1.1
Features
1.2
Applications
1.3
Description
1.4
Functional Block Diagram
2
Revision History
3
Device Comparison
3.1
Device Comparison
4
Terminal Configuration and Functions
4.1
Pin Diagram
4.2
Terminal Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Power Consumption Summary
5.5
Electrical Characteristics
5.6
Thermal Resistance Characteristics for [CZH/GZH] Package
5.7
Timing and Switching Characteristics
5.7.1
SmartReflex
Table 5-1
SmartReflex 4-Pin VID Interface Switching Characteristics
5.7.2
Reset Electrical Data / Timing
Table 5-2
Reset Timing Requirements
Table 5-3
Reset Switching Characteristics Over Recommended Operating Conditions
Table 5-4
Boot Configuration Timing Requirements
5.7.3
Main PLL Stabilization, Lock, and Reset Times
5.7.4
Main PLL Controller/SRIO/HyperLink/PCIe Clock Input Electrical Data/Timing
Table 5-6
Main PLL Controller/SRIO/HyperLink/PCIe Clock Input Timing Requirements
5.7.5
DDR3 PLL Input Clock Electrical Data/Timing
Table 5-7
DDR3 PLL DDRSYSCLK1(N|P) Timing Requirements
5.7.6
External Interrupts Electrical Data/Timing
Table 5-8
NMI and Local Reset Timing Requirements
5.7.7
DDR3 Memory Controller Electrical Data/Timing
5.7.8
I2C Electrical Data/Timing
5.7.8.1
Inter-Integrated Circuits (I2C) Timing
Table 5-9
I2C Timing Requirements
Table 5-10
I2C Switching Characteristics
5.7.9
SPI Peripheral
5.7.9.1
SPI Timing
Table 5-11
SPI Timing Requirements
Table 5-12
SPI Switching Characteristics
5.7.10
HyperLink Electrical Data/Timing
Table 5-13
HyperLink Peripheral Timing Requirements
Table 5-14
HyperLink Peripheral Switching Characteristics
5.7.11
UART Peripheral
Table 5-15
UART Timing Requirements
Table 5-16
UART Switching Characteristics
5.7.12
EMIF16 Peripheral
5.7.12.1
EMIF16 Electrical Data/Timing
Table 5-17
EMIF16 Asynchronous Memory Timing Requirements
5.7.13
MDIO Timing
Table 5-18
MDIO Timing Requirements
Table 5-19
MDIO Switching Characteristics
5.7.14
Timers Electrical Data/Timing
Table 5-20
Timer Input Timing Requirements
Table 5-21
Timer Output Switching Characteristics
5.7.15
General-Purpose Input/Output (GPIO)
5.7.15.1
GPIO Device-Specific Information
5.7.15.2
GPIO Electrical Data/Timing
Table 5-22
GPIO Input Timing Requirements
Table 5-23
GPIO Output Switching Characteristics
5.7.16
McBSP Electrical Data/Timing
5.7.16.1
McBSP Timing
Table 5-24
McBSP Timing Requirements
Table 5-25
McBSP Switching Characteristics
Table 5-26
McBSP Timing Requirements for FSR When GSYNC = 1
5.7.17
uPP Timing and Switching
Table 5-27
uPP Timing Requirements
Table 5-28
uPP Switching Characteristics
5.7.18
Trace Electrical Data/Timing
Table 5-29
DSP Trace Switching Characteristics
Table 5-30
STM Trace Switching Characteristics
5.7.19
JTAG Electrical Data/Timing
Table 5-31
JTAG Test Port Timing Requirements
Table 5-32
JTAG Test Port Switching Characteristics
6
Detailed Description
6.1
Recommended Clock and Control Signal Transition Behavior
6.2
Power Supplies
6.2.1
Power Supply to Peripheral I/O Mapping
6.2.2
Power-Supply Sequencing
6.2.2.1
Core-Before-IO Power Sequencing
6.2.2.2
IO-Before-Core Power Sequencing
6.2.2.3
Prolonged Resets
6.2.2.4
Clocking During Power Sequencing
6.2.3
Power-Down Sequence
6.2.4
Power Supply Decoupling and Bulk Capacitors
6.3
Power Sleep Controller (PSC)
6.3.1
Power Domains
6.3.2
Clock Domains
6.3.3
PSC Register Memory Map
6.4
Reset Controller
6.4.1
Power-on Reset
6.4.2
Hard Reset
6.4.3
Soft Reset
6.4.4
Local Reset
6.4.5
Reset Priority
6.4.6
Reset Controller Register
6.5
Main PLL and PLL Controller
6.5.1
Main PLL Controller Device-Specific Information
6.5.1.1
Internal Clocks and Maximum Operating Frequencies
6.5.1.2
Main PLL Controller Operating Modes
6.5.2
PLL Controller Memory Map
6.5.2.1
PLL Secondary Control Register (SECCTL)
Table 6-10
PLL Secondary Control Register (SECCTL) Field Descriptions
6.5.2.2
PLL Controller Divider Register (PLLDIV2, PLLDIV5, PLLDIV8)
Table 6-11
PLL Controller Divider Register (PLLDIVn) Field Descriptions
6.5.2.3
PLL Controller Clock Align Control Register (ALNCTL)
Table 6-12
PLL Controller Clock Align Control Register (ALNCTL) Field Descriptions
6.5.2.4
PLLDIV Divider Ratio Change Status Register (DCHANGE)
Table 6-13
PLLDIV Divider Ratio Change Status Register (DCHANGE) Field Descriptions
6.5.2.5
SYSCLK Status Register (SYSTAT)
Table 6-14
SYSCLK Status Register (SYSTAT) Field Descriptions
6.5.2.6
Reset Type Status Register (RSTYPE)
Table 6-15
Reset Type Status Register (RSTYPE) Field Descriptions
6.5.2.7
Reset Control Register (RSTCTRL)
Table 6-16
Reset Control Register (RSTCTRL) Field Descriptions
6.5.2.8
Reset Configuration Register (RSTCFG)
Table 6-17
Reset Configuration Register (RSTCFG) Field Descriptions
6.5.2.9
Reset Isolation Register (RSISO)
Table 6-18
Reset Isolation Register (RSISO) Field Descriptions
6.5.3
Main PLL Control Register
Table 6-19
Main PLL Control Register 0 (MAINPLLCTL0) Field Descriptions
Table 6-20
Main PLL Control Register 1 (MAINPLLCTL1) Field Descriptions
6.5.4
Main PLL and PLL Controller Initialization Sequence
6.6
DDR3 PLL
6.6.1
DDR3 PLL Control Register
Table 6-21
DDR3 PLL Control Register 0 Field Descriptions
Table 6-22
DDR3 PLL Control Register 1 Field Descriptions
6.6.2
DDR3 PLL Device-Specific Information
6.6.3
DDR3 PLL Initialization Sequence
6.7
Enhanced Direct Memory Access (EDMA3) Controller
6.7.1
EDMA3 Device-Specific Information
6.7.2
EDMA3 Channel Controller Configuration
6.7.3
EDMA3 Transfer Controller Configuration
6.7.4
EDMA3 Channel Synchronization Events
6.8
Interrupts
6.8.1
Interrupt Sources and Interrupt Controller
6.8.2
CIC Registers
6.8.2.1
CIC0 Register Map
6.8.2.2
CIC1 Register Map
6.8.2.3
CIC2 Register Map
6.8.3
Interprocessor Register Map
6.8.4
NMI and LRESET
6.9
Memory Protection Unit (MPU)
6.9.1
MPU Registers
6.9.1.1
MPU Register Map
6.9.1.2
Device-Specific MPU Registers
6.9.1.2.1
Configuration Register (CONFIG)
Table 6-44
Configuration Register (CONFIG) Field Descriptions
6.9.2
MPU Programmable Range Registers
6.9.2.1
Programmable Range n Start Address Register (PROGn_MPSAR)
Table 6-45
Programmable Range n Start Address Register (PROGn_MPSAR) Field Descriptions
6.9.2.2
Programmable Range n End Address Register (PROGn_MPEAR)
Table 6-46
Programmable Range n End Address Register (PROGn_MPEAR) Field Descriptions
6.9.2.3
Programmable Range n Memory Protection Page Attribute Register (PROGn_MPPA)
Table 6-47
Programmable Range n Memory Protection Page Attribute Register (PROGn_MPPA) Field Descriptions
6.9.2.4
MPU Registers Reset Values
6.10
DDR3 Memory Controller
6.10.1
DDR3 Memory Controller Device-Specific Information
6.11
I2C Peripheral
6.11.1
I2C Device-Specific Information
6.11.2
I2C Peripheral Register Description(s)
6.12
HyperLink Peripheral
6.12.1
HyperLink Device-Specific Interrupt Event
6.13
PCIe Peripheral
6.14
Ethernet Media Access Controller (EMAC)
6.14.1
EMAC Device-Specific Information
6.14.2
EMAC Peripheral Register Description(s)
6.14.3
EMAC Electrical Data/Timing (SGMII)
6.15
Management Data Input/Output (MDIO)
6.15.1
MDIO Peripheral Registers
6.16
Timers
6.16.1
Timers Device-Specific Information
6.17
Semaphore2
6.18
Multichannel Buffered Serial Port (McBSP)
6.18.1
McBSP Peripheral Register
6.19
Universal Parallel Port (uPP)
6.19.1
uPP Register Descriptions
6.20
Serial RapidIO (SRIO) Port
6.21
Turbo Decoder Coprocessor (TCP3d)
6.22
Enhanced Viterbi-Decoder Coprocessor (VCP2)
6.23
Emulation Features and Capability
6.23.1
Advanced Event Triggering (AET)
6.23.2
Trace
6.23.3
IEEE 1149.1 JTAG
6.23.3.1
IEEE 1149.1 JTAG Compatibility Statement
6.24
DSP Core Description
6.25
Memory Map Summary
6.26
Boot Sequence
6.27
Boot Modes Supported and PLL Settings
6.27.1
Boot Device Field
Table 6-64
Boot Mode Pins: Boot Device Values
6.27.2
Device Configuration Field
6.27.2.1
EMIF16 / UART / No Boot Device Configuration
Table 6-65
EMIF16 / UART / No Boot Configuration Field Descriptions
6.27.2.1.1
No Boot Mode
Table 6-66
No Boot Configuration Field Descriptions
6.27.2.1.2
UART Boot Mode
Table 6-67
UART Boot Configuration Field Descriptions
6.27.2.1.3
EMIF16 Boot Mode
Table 6-68
EMIF16 Boot Configuration Field Descriptions
6.27.2.2
Serial Rapid I/O Boot Device Configuration
Table 6-69
Serial Rapid I/O Configuration Field Descriptions
6.27.2.3
Ethernet (SGMII) Boot Device Configuration
Table 6-70
Ethernet (SGMII) Configuration Field Descriptions
6.27.2.4
NAND Boot Device Configuration
Table 6-71
NAND Configuration Field Descriptions
6.27.2.5
PCI Boot Device Configuration
Table 6-72
PCI Device Configuration Field Descriptions
6.27.2.6
I2C Boot Device Configuration
6.27.2.6.1
I2C Master Mode
Table 6-74
I2C Master Mode Device Configuration Field Descriptions
6.27.2.6.2
I2C Passive Mode
Table 6-75
I2C Passive Mode Device Configuration Field Descriptions
6.27.2.7
SPI Boot Device Configuration
Table 6-76
SPI Device Configuration Field Descriptions
6.27.2.8
HyperLink Boot Device Configuration
Table 6-77
HyperLink Boot Device Configuration Field Descriptions
6.27.3
Boot Parameter Table
Table 6-80
PLL Configuration Field Description
6.27.3.1
Sleep / XIP Mode Parameter Table
Table 6-82
EMIF16 XIP Option Field Descriptions
6.27.3.2
SRIO Mode Boot Parameter Table
Table 6-84
SRIO Boot Options Description
6.27.3.3
Ethernet Mode Boot Parameter Table
Table 6-87
Ethernet Options Field Descriptions
Table 6-88
SGMII Config Field Descriptions
6.27.3.4
NAND Mode Boot Parameter Table
Table 6-90
NAND Boot Parameter Options Bit Field Descriptions
6.27.3.5
PCIE Mode Boot Parameter Table
Table 6-92
PCIe Options Field Descriptions
6.27.3.6
I2C Mode Boot Parameter Table
Table 6-94
Register Description
6.27.3.7
SPI Mode Boot Parameter Table
Table 6-96
SPI Options Field Description
6.27.3.8
Hyperlink Mode Boot Parameter Table
Table 6-98
Hyperlink Options Field Descriptions
6.27.3.9
UART Mode Boot Parameter Table
6.28
PLL Boot Configuration Settings
6.29
Second-Level Bootloaders
7
C66x CorePac
7.1
Memory Architecture
7.1.1
L1P Memory
7.1.2
L1D Memory
7.1.3
L2 Memory
7.1.4
MSM SRAM
7.1.5
L3 Memory
7.2
Memory Protection
7.3
Bandwidth Management
7.4
Power-Down Control
7.5
C66x CorePac Revision
Table 7-2
CorePac Revision ID Register (MM_REVID) Field Descriptions
7.6
C66x CorePac Register Descriptions
8
Device Configuration
8.1
Device Configuration at Device Reset
8.2
Peripheral Selection After Device Reset
8.3
Device State Control Registers
8.3.1
Device Status Register
Table 8-3
Device Status Register Field Descriptions
8.3.2
Device Configuration Register
Table 8-4
Device Configuration Register Field Descriptions
8.3.3
JTAG ID (JTAGID) Register Description
Table 8-5
JTAG ID Register Field Descriptions
8.3.4
Kicker Mechanism (KICK0 and KICK1) Register
8.3.5
LRESETNMI PIN Status (LRSTNMIPINSTAT) Register
Table 8-6
LRESETNMI PIN Status Register (LRSTNMIPINSTAT) Field Descriptions
8.3.6
LRESETNMI PIN Status Clear (LRSTNMIPINSTAT_CLR) Register
Table 8-7
LRESETNMI PIN Status Clear Register (LRSTNMIPINSTAT_CLR) Field Descriptions
8.3.7
Reset Status (RESET_STAT) Register
Table 8-8
Reset Status Register (RESET_STAT) Field Descriptions
8.3.8
Reset Status Clear (RESET_STAT_CLR) Register
Table 8-9
Reset Status Clear Register (RESET_STAT_CLR) Field Descriptions
8.3.9
Boot Complete (BOOTCOMPLETE) Register
Table 8-10
Boot Complete Register (BOOTCOMPLETE) Field Descriptions
8.3.10
Power State Control (PWRSTATECTL) Register
Table 8-11
Power State Control Register (PWRSTATECTL) Field Descriptions
8.3.11
NMI Event Generation to CorePac (NMIGRx) Register
Table 8-12
NMI Generation Register (NMIGRx) Field Descriptions
8.3.12
IPC Generation (IPCGRx) Registers
Table 8-13
IPC Generation Registers (IPCGRx) Field Descriptions
8.3.13
IPC Acknowledgement (IPCARx) Registers
Table 8-14
IPC Acknowledgement Registers (IPCARx) Field Descriptions
8.3.14
IPC Generation Host (IPCGRH) Register
Table 8-15
IPC Generation Registers (IPCGRH) Field Descriptions
8.3.15
IPC Acknowledgement Host (IPCARH) Register
Table 8-16
IPC Acknowledgement Register (IPCARH) Field Descriptions
8.3.16
Timer Input Selection Register (TINPSEL)
Table 8-17
Timer Input Selection Field Description (TINPSEL)
8.3.17
Timer Output Selection Register (TOUTPSEL)
Table 8-18
Timer Output Selection Field Description (TOUTPSEL)
8.3.18
Reset Mux (RSTMUXx) Register
Table 8-19
Reset Mux Register Field Descriptions
8.3.19
Device Speed (DEVSPEED) Register
Table 8-20
Device Speed Register Field Descriptions
8.3.20
Pin Control 0 (PIN_CONTROL_0) Register
Table 8-21
Pin Control 0 Register Field Descriptions
8.3.21
Pin Control 1 (PIN_CONTROL_1) Register
Table 8-22
Pin Control 1 Register Field Descriptions
8.3.22
uPP Clock Source (UPP_CLOCK) Register
Table 8-23
uPP Clock Source Register Field Descriptions
8.4
Pullup and Pulldown Resistors
9
System Interconnect
9.1
Internal Buses and Switch Fabrics
9.2
Switch Fabric Connections Matrix
9.3
TeraNet Switch Fabric Connections
9.4
Bus Priorities
9.4.1
Packet DMA Priority Allocation (PKTDMA_PRI_ALLOC) Register
Table 9-3
Packet DMA Priority Allocation Register (PKTDMA_PRI_ALLOC) Field Descriptions
9.4.2
EMAC / uPP Priority Allocation (EMAC_UPP_PRI_ALLOC) Register
Table 9-4
EMAC / uPP Priority Allocation Register (EMAC_UPP_PRI_ALLOC) Field Descriptions
10
Device and Documentation Support
10.1
Device Nomenclature
10.2
Tools and Software
10.3
Documentation Support
10.4
Related Links
10.5
Support Resources
10.6
Trademarks
10.7
Electrostatic Discharge Caution
10.8
Glossary
11
Mechanical Packaging and Orderable Information
11.1
Packaging Information
封装选项
请参考 PDF 数据表获取器件具体的封装图。
机械数据 (封装 | 引脚)
CZH|625
GZH|625
散热焊盘机械数据 (封装 | 引脚)
订购信息
zhcs967a_oa
zhcs967a_pm
5.7.4
Main PLL Controller/
SRIO/HyperLink/
PCIe Clock Input Electrical Data/Timing
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|