31-10 |
Reserved |
Reserved |
9 |
EVTSTATCLR |
Clear event status
- 0 = Writing 0 has no effect
- 1 = Writing 1 clears the EVTSTAT bit
|
8 |
Reserved |
Reserved |
7-5 |
DELAY |
Delay cycles between NMI and local reset
- 000b = 256 CPU/6 cycles delay between NMI and local reset, when OMODE = 100b
- 001b = 512 CPU/6 cycles delay between NMI and local reset, when OMODE=100b
- 010b = 1024 CPU/6 cycles delay between NMI and local reset, when OMODE=100b
- 011b = 2048 CPU/6 cycles delay between NMI and local reset, when OMODE=100b
- 100b = 4096 CPU/6 cycles delay between NMI and local reset, when OMODE=100b (Default)
- 101b = 8192 CPU/6 cycles delay between NMI and local reset, when OMODE=100b
- 110b = 16384 CPU/6 cycles delay between NMI and local reset, when OMODE=100b
- 111b = 32768 CPU/6 cycles delay between NMI and local reset, when OMODE=100b
|
4 |
EVTSTAT |
Event status.
- 0 = No event received (Default)
- 1 = WD timer event received by Reset Mux block
|
3-1 |
OMODE |
Timer event operation mode
- 000b = WD timer event input to the reset mux block does not cause any output event (default)
- 001b = Reserved
- 010b = WD timer event input to the reset mux block causes local reset input to CorePac
- 011b = WD timer event input to the reset mux block causes NMI input to CorePac
- 100b = WD timer event input to the reset mux block causes NMI input followed by local reset input to CorePac. Delay between NMI and local reset is set in DELAY bit field.
- 101b = WD timer event input to the reset mux block causes device reset to C665x
- 110b = Reserved
- 111b = Reserved
|
0 |
LOCK |
Lock register fields
- 0 = Register fields are not locked (default)
- 1 = Register fields are locked until the next timer reset
|