SPRS565D April 2009 – June 2014 TMS320C6743
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
1 | tc(AHCLKRX) | Cycle time, AHCLKR0 external, AHCLKR0 input | 25 | ns | |
Cycle time, AHCLKX0 external, AHCLKX0 input | 25 | ||||
2 | tw(AHCLKRX) | Pulse duration, AHCLKR0 external, AHCLKR0 input | 12.5 | ns | |
Pulse duration, AHCLKX0 external, AHCLKX0 input | 12.5 | ||||
3 | tc(ACLKRX) | Cycle time, ACLKR0 external, ACLKR0 input | greater of 2P or 25 | ns | |
Cycle time, ACLKX0 external, ACLKX0 input | greater of 2P or 25 | ||||
4 | tw(ACLKRX) | Pulse duration, ACLKR0 external, ACLKR0 input | 12.5 | ns | |
Pulse duration, ACLKX0 external, ACLKX0 input | 12.5 | ||||
5 | tsu(AFSRX-ACLKRX) | Setup time, AFSR0 input to ACLKR0 internal(2) | 9.4 | ns | |
Setup time, AFSX0 input to ACLKX0 internal | 9.4 | ||||
Setup time, AFSR0 input to ACLKR0 external input(2) | 2.9 | ||||
Setup time, AFSX0 input to ACLKX0 external input | 2.9 | ||||
Setup time, AFSR0 input to ACLKR0 external output(2) | 2.9 | ||||
Setup time, AFSX0 input to ACLKX0 external output | 2.9 | ||||
6 | th(ACLKRX-AFSRX) | Hold time, AFSR0 input after ACLKR0 internal(2) | -1.2 | ns | |
Hold time, AFSX0 input after ACLKX0 internal | -1.2 | ||||
Hold time, AFSR0 input after ACLKR0 external input(2) | 0.9 | ||||
Hold time, AFSX0 input after ACLKX0 external input | 0.9 | ||||
Hold time, AFSR0 input after ACLKR0 external output(2) | 0.9 | ||||
Hold time, AFSX0 input after ACLKX0 external output | 0.9 | ||||
7 | tsu(AXR-ACLKRX) | Setup time, AXR0[n] input to ACLKR0 internal(2) | 9.4 | ns | |
Setup time, AXR0[n] input to ACLKX0 internal(3) | 9.4 | ||||
Setup time, AXR0[n] input to ACLKR0 external input(2) | 2.9 | ||||
Setup time, AXR0[n] input to ACLKX0 external input(3) | 2.9 | ||||
Setup time, AXR0[n] input to ACLKR0 external output(2) | 2.9 | ||||
Setup time, AXR0[n] input to ACLKX0 external output(3) | 2.9 | ||||
8 | th(ACLKRX-AXR) | Hold time, AXR0[n] input after ACLKR0 internal(2) | -1.3 | ns | |
Hold time, AXR0[n] input after ACLKX0 internal(3) | -1.3 | ||||
Hold time, AXR0[n] input after ACLKR0 external input(2) | 0.5 | ||||
Hold time, AXR0[n] input after ACLKX0 external input(3) | 0.5 | ||||
Hold time, AXR0[n] input after ACLKR0 external output(2) | 0.5 | ||||
Hold time, AXR0[n] input after ACLKX0 external output(3) | 0.5 |