SPRS377F September 2008 – June 2014 TMS320C6745 , TMS320C6747
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
No. | PARAMATER | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
9 | tc(SPC)S | Cycle Time, SPI1_CLK, All Slave Modes | greater of 3P or 40 ns | ns | ||
10 | tw(SPCH)S | Pulse Width High, SPI1_CLK, All Slave Modes | 18 | ns | ||
11 | tw(SPCL)S | Pulse Width Low, SPI1_CLK, All Slave Modes | 18 | ns | ||
12 | tsu(SOMI_SPC)S | Setup time, transmit data written to SPI before initial clock edge from
master.(2)(3) |
Polarity = 0, Phase = 0,
to SPI1_CLK rising |
2P | ns | |
Polarity = 0, Phase = 1,
to SPI1_CLK rising |
2P | |||||
Polarity = 1, Phase = 0,
to SPI1_CLK falling |
2P | |||||
Polarity = 1, Phase = 1,
to SPI1_CLK falling |
2P | |||||
13 | td(SPC_SOMI)S | Delay, subsequent bits valid on SPI1_SOMI after transmit edge of SPI1_CLK | Polarity = 0, Phase = 0,
from SPI1_CLK rising |
19 | ns | |
Polarity = 0, Phase = 1,
from SPI1_CLK falling |
19 | |||||
Polarity = 1, Phase = 0,
from SPI1_CLK falling |
19 | |||||
Polarity = 1, Phase = 1,
from SPI1_CLK rising |
19 | |||||
14 | toh(SPC_SOMI)S | Output hold time, SPI1_SOMI valid after
receive edge of SPI1_CLK |
Polarity = 0, Phase = 0,
from SPI1_CLK falling |
0.5tc(SPC)S -3 | ns | |
Polarity = 0, Phase = 1,
from SPI1_CLK rising |
0.5tc(SPC)S -3 | |||||
Polarity = 1, Phase = 0,
from SPI1_CLK rising |
0.5tc(SPC)S -3 | |||||
Polarity = 1, Phase = 1,
from SPI1_CLK falling |
0.5tc(SPC)S -3 | |||||
15 | tsu(SIMO_SPC)S | Input Setup Time, SPI1_SIMO valid before
receive edge of SPI1_CLK |
Polarity = 0, Phase = 0,
to SPI1_CLK falling |
0 | ns | |
Polarity = 0, Phase = 1,
to SPI1_CLK rising |
0 | |||||
Polarity = 1, Phase = 0,
to SPI1_CLK rising |
0 | |||||
Polarity = 1, Phase = 1,
to SPI1_CLK falling |
0 | |||||
16 | tih(SPC_SIMO)S | Input Hold Time, SPI1_SIMO valid after
receive edge of SPI1_CLK |
Polarity = 0, Phase = 0,
from SPI1_CLK falling |
5 | ns | |
Polarity = 0, Phase = 1,
from SPI1_CLK rising |
5 | |||||
Polarity = 1, Phase = 0,
from SPI1_CLK rising |
5 | |||||
Polarity = 1, Phase = 1,
from SPI1_CLK falling |
5 |