SPRS377F September 2008 – June 2014 TMS320C6745 , TMS320C6747
PRODUCTION DATA.
This data manual revision history highlights the changes made to the SPRS377E device-specific data manual to make it an SPRS377F revision.
Scope: Applicable updates to the TMS320C6747/C6745 Fixed- and Floating-Point Digital Signal Processor device family, specifically relating to the TMS320C6747 and TMS320C6745 devices, which are all now in the production data (PD) stage of development, have been incorporated.
SEE | ADDITIONS/MODIFICATIONS/DELETIONS |
---|---|
Global |
|
Section 1.1
Features |
Deleted Highlights section. Information was duplicated elsewhere in Features. |
Section 1.2
Applications |
Added NEW section. |
Section 1.3
Description |
Added NEW Device Information Table. |
Section 3.3.2.3
C674x CPU |
Table 3-2, C674x Cache Registers:
|
Section 3.6
Terminal Functions |
Table 3-21, Universal Serial Bus (USB) Terminal Functions:
|
Section 3.6.11
Universal Asynchronous Receiver/Transmitters (UART0, UART1, UART2) |
Table 3-16, Universal Asynchronous Receiver/Transmitter (UART) Terminal Functions:
|
Section 3.6.21
Reserved and No Connect |
Table 3-26, Reserved and No Connect Terminal Functions:
|
Section 3.6.23
Unused USB0 (USB2.0) and USB1 (USB1.1) Pin Configurations |
Moved to within Section 3.6, Terminal Functions |
Table 3-28, Unused USB0 and USB1 Pin Configurations:
|
|
Section 5
Device Operating Conditions |
Section 5.2, Handling Ratings:
|
Section 5.4
Notes on Recommended Power-On Hours (POH) |
Table 5-1, Recommended Power-On Hours:
|
Section 6.10.6
EMIFA Electrical Data/Timing |
Table 6-22, EMIFA Asynchronous Memory Switching Characteristics:
|
Section 6.11.3
EMIFB Electrical Data/Timing |
Table 6-26, EMIFB SDRAM Interface Timing Requirements:
|
Section 6.16
Multichannel Audio Serial Ports (McASP0, McASP1, and McASP2) |
Table 6-45, McASP Registers Accessed Through DMA Port:
|
Section 7.4
Related Links |
Added NEW section. |
Section 7.7
Glossary |
Added NEW section. |