Table 6-11 Timing Requirements for External Interrupts(1) (see Figure 6-11)
No. |
PARAMETER |
MIN |
MAX |
UNIT |
1 |
tw(ILOW) |
Width of the external interrupt pulse low |
2C(1)(2) |
|
ns |
2 |
tw(IHIGH) |
Width of the external interrupt pulse high |
2C (1)(2) |
|
ns |
(1) The pulse width given is sufficient to generate an interrupt or an EDMA event. However, if a user wants to have C6745/6747 recognize the GPIO changes through software polling of the GPIO register, the GPIO duration must be extended to allow C6745/6747 enough time to access the GPIO register through the internal bus.
Figure 6-11 GPIO External Interrupt Timing