SPRS377F September 2008 – June 2014 TMS320C6745 , TMS320C6747
PRODUCTION DATA.
Note:
The UHPI module requires 16 data pins for the host port interface to function. Therefore on the PTP, the UHPI is not available.
SIGNAL NAME | PIN NO | TYPE(1) | PULL(2) | MUXED | DESCRIPTION | |
---|---|---|---|---|---|---|
PTP | ZKB | |||||
EMA_D[15]/UHPI_HD[15]/LCD_D[15]/GP0[15] | - | M16 | I/O | IPD | EMIFA, LCD, GPIO | UHPI data bus |
EMA_D[14]/UHPI_HD[14]/LCD_D[14]/GP0[14] | - | N14 | I/O | IPD | ||
EMA_D[13]/UHPI_HD[13]/LCD_D[13]/GP0[13] | - | N16 | I/O | IPD | ||
EMA_D[12]/UHPI_HD[12]/LCD_D[12]/GP0[12] | - | P14 | I/O | IPD | ||
EMA_D[11]/UHPI_HD[11]/LCD_D[11]/GP0[11] | - | P16 | I/O | IPD | ||
EMA_D[10]/UHPI_HD[10]/LCD_D[10]/GP0[10] | - | R14 | I/O | IPD | ||
EMA_D[9]/UHPI_HD[9]/LCD_D[9]/GP0[9] | - | T14 | I/O | IPD | ||
EMA_D[8]/UHPI_HD[8]/LCD_D[8]/GP0[8] | - | N12 | I/O | IPD | ||
EMA_D[7]/MMCSD_DAT[7]/UHPI_HD[7]/GP0[7]/
BOOT[13] |
- | M15 | I/O | IPU | EMIFA, MMC/SD, GPIO, BOOT | |
EMA_D[6]/MMCSD_DAT[6]/UHPI_HD[6]/GP0[6] | - | N13 | I/O | IPU | EMIFA, MMC/SD, GPIO | |
EMA_D[5]/MMCSD_DAT[5]/UHPI_HD[5]/GP0[5] | - | N15 | I/O | IPU | ||
EMA_D[4]/MMCSD_DAT[4]/UHPI_HD[4]/GP0[4] | - | P13 | I/O | IPU | ||
EMA_D[3]/MMCSD_DAT[3]/UHPI_HD[3]/GP0[3] | - | P15 | I/O | IPU | ||
EMA_D[2]/MMCSD_DAT[2]/UHPI_HD[2]/GP0[2] | - | R13 | I/O | IPU | ||
EMA_D[1]/MMCSD_DAT[1]/UHPI_HD[1]/GP0[1] | - | R15 | I/O | IPU | ||
EMA_D[0]/MMCSD_DAT[0]/UHPI_HD[0]/GP0[0]/
BOOT[12] |
- | T13 | I/O | IPU | EMIFA, MMC/SD, GPIO, BOOT | |
EMA_A[2]/MMCSD_CMD/UHPI_HCNTL1/GP1[2] | - | P9 | I/O | IPU | EMIFA, MMCSD_CMD, GPIO | UHPI access control |
EMA_A[1]/MMCSD_CLK/UHPI_HCNTL0/GP1[1] | - | R9 | I/O | IPU | ||
EMA_BA[1]/LCD_D[5]/UHPI_HHWIL/GP1[13] | - | P8 | I/O | IPU | EMIFA, LCD, GPIO | UHPI half-word identification control |
EMA_WE/UHPI_HRW/AXR0[12]/GP2[3]/BOOT[14] | - | M13 | I/O | IPU | EMIFA, McASP, GPIO, BOOT | UHPI read/write |
EMA_CS[2]/UHPI_HCS/GP2[5]/BOOT[15] | - | P7 | I/O | IPU | EMIFA, GPIO, BOOT | UHPI chip select |
EMA_WE_DQM[1]/UHPI_HDS2/AXR0[14]/GP2[8] | - | P12 | I/O | IPU | EMIFA, McASP0, GPIO | UHPI data strobe |
EMA_OE/UHPI_HDS1/AXR0[13]/GP2[7] | - | R7 | I/O | IPU | ||
EMA_WE_DQM[0]/UHPI_HINT/AXR0[15]/GP2[9] | - | M14 | I/O | IPU | UHPI host interrupt | |
EMA_WAIT[0]/UHPI_HRDY/GP2[10] | - | N6 | I/O | IPU | EMIFA, GPIO | UHPI ready |
EMA_CS[0]/UHPI_HAS/GP2[4] | - | T8 | I/O | IPU | UHPI address strobe |