ZHCSGV3G June 2009 – January 2017 TMS320C6748
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
NO. | 1.3V, 1.2V | 1.1V | 1.0V | UNIT | ||||||
---|---|---|---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | MIN | MAX | |||||
9 | tc(SPC)S | Cycle Time, SPI1_CLK, All Slave Modes | 40(2) | 50(2) | 60(2) | ns | ||||
10 | tw(SPCH)S | Pulse Width High, SPI1_CLK, All Slave Modes | 18 | 22 | 27 | ns | ||||
11 | tw(SPCL)S | Pulse Width Low, SPI1_CLK, All Slave Modes | 18 | 22 | 27 | ns | ||||
12 | tsu(SOMI_SPC)S | Setup time, transmit data written to SPI before initial clock edge from
master.(3)(4) |
Polarity = 0, Phase = 0,
to SPI1_CLK rising |
2P | 2P | 2P | ns | |||
Polarity = 0, Phase = 1,
to SPI1_CLK rising |
2P | 2P | 2P | |||||||
Polarity = 1, Phase = 0,
to SPI1_CLK falling |
2P | 2P | 2P | |||||||
Polarity = 1, Phase = 1,
to SPI1_CLK falling |
2P | 2P | 2P | |||||||
13 | td(SPC_SOMI)S | Delay, subsequent bits valid on SPI1_SOMI after transmit edge of SPI1_CLK | Polarity = 0, Phase = 0,
from SPI1_CLK rising |
15 | 17 | 19 | ns | |||
Polarity = 0, Phase = 1,
from SPI1_CLK falling |
15 | 17 | 19 | |||||||
Polarity = 1, Phase = 0,
from SPI1_CLK falling |
15 | 17 | 19 | |||||||
Polarity = 1, Phase = 1,
from SPI1_CLK rising |
15 | 17 | 19 | |||||||
14 | toh(SPC_SOMI)S | Output hold time, SPI1_SOMI valid after receive edge of SPI1_CLK | Polarity = 0, Phase = 0,
from SPI1_CLK falling |
0.5S-4 | 0.5S-10 | 0.5S-12 | ns | |||
Polarity = 0, Phase = 1,
from SPI1_CLK rising |
0.5S-4 | 0.5S-10 | 0.5S-12 | |||||||
Polarity = 1, Phase = 0,
from SPI1_CLK rising |
0.5S-4 | 0.5S-10 | 0.5S-12 | |||||||
Polarity = 1, Phase = 1,
from SPI1_CLK falling |
0.5S-4 | 0.5S-10 | 0.5S-12 | |||||||
15 | tsu(SIMO_SPC)S | Input Setup Time, SPI1_SIMO valid before receive edge of SPI1_CLK | Polarity = 0, Phase = 0,
to SPI1_CLK falling |
1.5 | 1.5 | 1.5 | ns | |||
Polarity = 0, Phase = 1,
to SPI1_CLK rising |
1.5 | 1.5 | 1.5 | |||||||
Polarity = 1, Phase = 0,
to SPI1_CLK rising |
1.5 | 1.5 | 1.5 | |||||||
Polarity = 1, Phase = 1,
to SPI1_CLK falling |
1.5 | 1.5 | 1.5 | |||||||
16 | tih(SPC_SIMO)S | Input Hold Time, SPI1_SIMO valid after receive edge of SPI1_CLK | Polarity = 0, Phase = 0,
from SPI1_CLK falling |
4 | 5 | 6 | ns | |||
Polarity = 0, Phase = 1,
from SPI1_CLK rising |
4 | 5 | 6 | |||||||
Polarity = 1, Phase = 0,
from SPI1_CLK rising |
4 | 5 | 6 | |||||||
Polarity = 1, Phase = 1,
from SPI1_CLK falling |
4 | 5 | 6 |