ZHCS009J November 2010 – September 2021 TMS320F28062 , TMS320F28062F , TMS320F28063 , TMS320F28064 , TMS320F28065 , TMS320F28066 , TMS320F28067 , TMS320F28068F , TMS320F28068M , TMS320F28069 , TMS320F28069F , TMS320F28069M
PRODUCTION DATA
The device contains up to 48K × 16 of single-access RAM. To ascertain the exact size for a given device, see the device-specific memory map figures in Section 8.2. This block is mapped to both program and data space. L0 is 2K in size. L1 and L2 are each 1K in size. L3 is 4K in size. L4, L5, L6, L7, and L8 are each 8K in size. L0, L1, and L2 are shared with the CLA, which can use these blocks for its data space. L3 is shared with the CLA, which can use this block for its program space. L5, L6, L7, and L8 are shared with the DMA, which can use these blocks for its data space. DPSARAM refers to the dual-port configuration of these blocks.