ZHCS894U April 2001 – July 2019 TMS320F2810 , TMS320F2811 , TMS320F2812
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|
td(XCOH-XZCSL) | Delay time, XCLKOUT high to zone chip-select active-low | 1 | ns | |
td(XCOHL-XZCSH) | Delay time, XCLKOUT high or low to zone chip-select inactive-high | –2 | 3 | ns |
td(XCOH-XA) | Delay time, XCLKOUT high to address valid | 2 | ns | |
td(XCOHL-XWEL) | Delay time, XCLKOUT high/low to XWE low | 2 | ns | |
td(XCOHL-XWEH) | Delay time, XCLKOUT high/low to XWE high | 2 | ns | |
td(XCOH-XRNWL) | Delay time, XCLKOUT high to XR/W low | 1 | ns | |
td(XCOHL-XRNWH) | Delay time, XCLKOUT high/low to XR/W high | –2 | 1 | ns |
ten(XD)XWEL | Enable time, data bus driven from XWE low | 0 | ns | |
td(XWEL-XD) | Delay time, data valid after XWE active-low | 4 | ns | |
th(XA)XZCSH | Hold time, address valid after zone chip-select inactive-high | (1) | ns | |
th(XD)XWE | Hold time, write data valid after XWE inactive-high | TW – 2(2) | ns | |
tdis(XD)XRNW | Maximum time for DSP to release the data bus after XR/W inactive-high | 4 | ns |
XTIMING register parameters used for this example: