ZHCS894U April 2001 – July 2019 TMS320F2810 , TMS320F2811 , TMS320F2812
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
The event-manager modules include general-purpose (GP) timers, full-compare/PWM units, capture units, and quadrature-encoder pulse (QEP) circuits. EVA and EVB timers, compare units, and capture units function identically. However, timer/unit names differ for EVA and EVB. Table 6-4 shows the module and signal names used. Table 6-4 shows the features and functionality available for the event-manager modules and highlights EVA nomenclature.
Event managers A and B have identical peripheral register sets with EVA starting at 7400h and EVB starting at 7500h. The paragraphs in this section describe the function of GP timers, compare units, capture units, and QEPs using EVA nomenclature. These paragraphs are applicable to EVB with regard to function—however, module/signal names would differ. Table 6-5 lists the EVA registers. For more information, see the TMS320x281x DSP Event Manager (EV) Reference Guide.
EVENT MANAGER
MODULES |
EVA | EVB | ||
---|---|---|---|---|
MODULE | SIGNAL | MODULE | SIGNAL | |
GP Timers | GP Timer 1
GP Timer 2 |
T1PWM/T1CMP
T2PWM/T2CMP |
GP Timer 3
GP Timer 4 |
T3PWM/T3CMP
T4PWM/T4CMP |
Compare Units | Compare 1
Compare 2 Compare 3 |
PWM1/2
PWM3/4 PWM5/6 |
Compare 4
Compare 5 Compare 6 |
PWM7/8
PWM9/10 PWM11/12 |
Capture Units | Capture 1
Capture 2 Capture 3 |
CAP1
CAP2 CAP3 |
Capture 4
Capture 5 Capture 6 |
CAP4
CAP5 CAP6 |
QEP Channels | QEP1
QEP2 QEPI1 |
QEP1
QEP2 |
QEP3
QEP4 QEPI2 |
QEP3
QEP4 |
External Clock Inputs | Direction
External Clock |
TDIRA
TCLKINA |
Direction
External Clock |
TDIRB
TCLKINB |
External Trip Inputs | Compare | C1TRIP
C2TRIP C3TRIP |
Compare | C4TRIP
C5TRIP C6TRIP |
External Trip Inputs | T1CTRIP_PDPINTA(1)
T2CTRIP/EVASOC |
T3CTRIP_PDPINTB(1)
T4CTRIP/EVBSOC |
NAME | ADDRESS | SIZE (x16) | DESCRIPTION |
---|---|---|---|
GPTCONA | 0x00 7400 | 1 | GP Timer Control Register A |
T1CNT | 0x00 7401 | 1 | GP Timer 1 Counter Register |
T1CMPR | 0x00 7402 | 1 | GP Timer 1 Compare Register |
T1PR | 0x00 7403 | 1 | GP Timer 1 Period Register |
T1CON | 0x00 7404 | 1 | GP Timer 1 Control Register |
T2CNT | 0x00 7405 | 1 | GP Timer 2 Counter Register |
T2CMPR | 0x00 7406 | 1 | GP Timer 2 Compare Register |
T2PR | 0x00 7407 | 1 | GP Timer 2 Period Register |
T2CON | 0x00 7408 | 1 | GP Timer 2 Control Register |
EXTCONA(2) | 0x00 7409 | 1 | GP Extension Control Register A |
COMCONA | 0x00 7411 | 1 | Compare Control Register A |
ACTRA | 0x00 7413 | 1 | Compare Action Control Register A |
DBTCONA | 0x00 7415 | 1 | Dead-Band Timer Control Register A |
CMPR1 | 0x00 7417 | 1 | Compare Register 1 |
CMPR2 | 0x00 7418 | 1 | Compare Register 2 |
CMPR3 | 0x00 7419 | 1 | Compare Register 3 |
CAPCONA | 0x00 7420 | 1 | Capture Control Register A |
CAPFIFOA | 0x00 7422 | 1 | Capture FIFO Status Register A |
CAP1FIFO | 0x00 7423 | 1 | Two-Level-Deep Capture FIFO Stack 1 |
CAP2FIFO | 0x00 7424 | 1 | Two-Level-Deep Capture FIFO Stack 2 |
CAP3FIFO | 0x00 7425 | 1 | Two-Level-Deep Capture FIFO Stack 3 |
CAP1FBOT | 0x00 7427 | 1 | Bottom Register of Capture FIFO Stack 1 |
CAP2FBOT | 0x00 7428 | 1 | Bottom Register of Capture FIFO Stack 2 |
CAP3FBOT | 0x00 7429 | 1 | Bottom Register of Capture FIFO Stack 3 |
EVAIMRA | 0x00 742C | 1 | Interrupt Mask Register A |
EVAIMRB | 0x00 742D | 1 | Interrupt Mask Register B |
EVAIMRC | 0x00 742E | 1 | Interrupt Mask Register C |
EVAIFRA | 0x00 742F | 1 | Interrupt Flag Register A |
EVAIFRB | 0x00 7430 | 1 | Interrupt Flag Register B |
EVAIFRC | 0x00 7431 | 1 | Interrupt Flag Register C |