ZHCS894U April 2001 – July 2019 TMS320F2810 , TMS320F2811 , TMS320F2812
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
The F281x devices include two serial communications interface (SCI) modules. The SCI modules support digital communications between the CPU and other asynchronous peripherals that use the standard non-return-to-zero (NRZ) format. The SCI receiver and transmitter are double-buffered, and each has its own separate enable and interrupt bits. Both can be operated independently or simultaneously in the full-duplex mode. To ensure data integrity, the SCI checks received data for break detection, parity, overrun, and framing errors. The bit rate is programmable to over 65000 different speeds through a 16-bit baud-select register.
Features of each SCI module include:
Enhanced features:
The SCI port operation is configured and controlled by the registers listed in Table 6-10 and Table 6-11.
NAME | ADDRESS | SIZE (x16) | DESCRIPTION |
---|---|---|---|
SCICCRA | 0x00 7050 | 1 | SCI-A Communications Control Register |
SCICTL1A | 0x00 7051 | 1 | SCI-A Control Register 1 |
SCIHBAUDA | 0x00 7052 | 1 | SCI-A Baud Register, High Bits |
SCILBAUDA | 0x00 7053 | 1 | SCI-A Baud Register, Low Bits |
SCICTL2A | 0x00 7054 | 1 | SCI-A Control Register 2 |
SCIRXSTA | 0x00 7055 | 1 | SCI-A Receive Status Register |
SCIRXEMUA | 0x00 7056 | 1 | SCI-A Receive Emulation Data Buffer Register |
SCIRXBUFA | 0x00 7057 | 1 | SCI-A Receive Data Buffer Register |
SCITXBUFA | 0x00 7059 | 1 | SCI-A Transmit Data Buffer Register |
SCIFFTXA(1) | 0x00 705A | 1 | SCI-A FIFO Transmit Register |
SCIFFRXA(1) | 0x00 705B | 1 | SCI-A FIFO Receive Register |
SCIFFCTA(1) | 0x00 705C | 1 | SCI-A FIFO Control Register |
SCIPRIA | 0x00 705F | 1 | SCI-A Priority Control Register |
NAME | ADDRESS | SIZE (x16) | DESCRIPTION |
---|---|---|---|
SCICCRB | 0x00 7750 | 1 | SCI-B Communications Control Register |
SCICTL1B | 0x00 7751 | 1 | SCI-B Control Register 1 |
SCIHBAUDB | 0x00 7752 | 1 | SCI-B Baud Register, High Bits |
SCILBAUDB | 0x00 7753 | 1 | SCI-B Baud Register, Low Bits |
SCICTL2B | 0x00 7754 | 1 | SCI-B Control Register 2 |
SCIRXSTB | 0x00 7755 | 1 | SCI-B Receive Status Register |
SCIRXEMUB | 0x00 7756 | 1 | SCI-B Receive Emulation Data Buffer Register |
SCIRXBUFB | 0x00 7757 | 1 | SCI-B Receive Data Buffer Register |
SCITXBUFB | 0x00 7759 | 1 | SCI-B Transmit Data Buffer Register |
SCIFFTXB(2) | 0x00 775A | 1 | SCI-B FIFO Transmit Register |
SCIFFRXB(2) | 0x00 775B | 1 | SCI-B FIFO Receive Register |
SCIFFCTB(2) | 0x00 775C | 1 | SCI-B FIFO Control Register |
SCIPRIB | 0x00 775F | 1 | SCI-B Priority Control Register |
Figure 6-10 shows the SCI module block diagram.