ZHCSHE0 December 2017 TMS320F28377D-EP
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |
---|---|---|---|---|---|
fSCL | SCL clock frequency | 0 | 400 | kHz | |
tw(SCLL) | Pulse duration, SCL clock low | 1.3 | µs | ||
tw(SCLH) | Pulse duration, SCL clock high | 0.6 | µs | ||
tw(SP) | Pulse duration of spikes that will be suppressed by the input filter | 0 | 50 | ns | |
tBUF | Bus free time between STOP and START conditions | 1.3 | µs | ||
tv(SCL-DAT) | Valid time, data after SCL fall | 0.9 | µs | ||
tv(SCL-ACK) | Valid time, Acknowledge after SCL fall | 0.9 | µs | ||
VIL | Valid low-level input voltage | –0.3 | 0.3 * VDDIO | V | |
VIH | Valid high-level input voltage | 0.7 * VDDIO | VDDIO + 0.3 | V | |
VOL | Low-level output voltage | Sinking 3 mA | 0 | 0.4 | V |
II | Input current on pins | 0.1 Vbus < Vi < 0.9 Vbus | –10 | 10 | µA |
NOTE
To meet all of the I2C protocol timing specifications, the I2C module clock must be configured between 7 MHz to 12 MHz.