ZHCSA84C October 2012 – May 2018 TMS570LS0332 , TMS570LS0432
PRODUCTION DATA.
TERMINAL | SIGNAL TYPE | RESET PULL STATE | PULL TYPE | DESCRIPTION | |
---|---|---|---|---|---|
SIGNAL NAME | 100 PZ | ||||
SPI2CLK | 71 | I/O | Pullup | Programmable, 20 µA | SPI2 Serial Clock, or GPIO |
SPI2nCS[0] | 23 | SPI2 Chip Select, or GPIO | |||
GIOA[6]/SPI2nCS[1]/N2HET[31] | 12 | ||||
GIOA[4]/SPI2nCS[2] | 9 | ||||
GIOA[3]/SPI2nCS[3] | 8 | ||||
SPI2SIMO | 70 | SPI2 Slave-In-Master-Out, or GPIO | |||
SPI2SOMI | 69 | SPI2 Slave-Out-Master-In, or GPIO | |||
The drive strengths for the SPI2CLK, SPI2SIMO, and SPI2SOMI signals are selected individually by configuring the respective SRS bits of the SPIPC9 register fo SPI2.
SRS = 0 for 8-mA drive (fast). This is the default mode as the SRS bits in the SPIPC9 register default to 0. SRS = 1 for 2-mA drive (slow) |
|||||
SPI3CLK/EQEPA | 36 | I/O | Pullup | Programmable, 20 µA | SPI3 Serial Clock, or GPIO |
SPI3nCS[0]/EQEPI | 38 | SPI3 Chip Select, or GPIO | |||
GIOA[2]/SPI3nCS[1] | 5 | ||||
GIOA[1]/SPI3nCS[2] | 2 | ||||
GIOA[0]/SPI3nCS[3] | 1 | ||||
SPI3nENA/EQEPB | 37 | SPI3 Enable, or GPIO | |||
SPI3SIMO | 35 | SPI3 Slave-In-Master-Out, or GPIO | |||
SPI3SOMI | 34 | SPI3 Slave-Out-Master-In, or GPIO |