SLLSE19F December 2009 – July 2016 TPD12S015
PRODUCTION DATA.
NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.
The TPD12S015 is an integrated solution for HDMI 1.3 and 1.4 interface. The device has a boost converter on the power supply, signal conditioning circuits on CEC, SCL, SDA, HPD lines, and ESD protection on the TMDS lines. To get the best performance, see Design Requirements, Detailed Design Procedure, and Application Curves.
Some HDMI controller chips may have two GPIOs to control the HDMI interface chip. Figure 19 shows how TPD12S015 is used in this situation.
Table 3 lists the known system parameters for an HDMI 1.4 application.
DESIGN PARAMETER | VALUE |
---|---|
5V_OUT DC current | 55 mA |
CEC_A, HPD_A, SCL_A, SDA_A voltage level | VCCA |
HDMI data rate per TMDS signal pair | 3.4 Gbps |
Required IEC 61000-4-2 ESD Protection | ±8-kV Contact |
To make sure that the TPD12S015 devices can operate, an inductor must be connected between pin VBAT and pin SW. A boost converter normally requires two main passive components for storing energy during the conversion. A boost inductor and a storage capacitor at the output are required. To select the boost inductor, TI recommends keeping the possible peak inductor current below the current limit threshold of the power switch in the chosen configuration. The highest peak current through the inductor and the switch depends on the output load, the input (VBAT), and the output voltage (5VOUT). Estimation of the maximum average inductor current can be done using Equation 1.
For example, for an output current of 55 mA at 5VOUT, approximately 150 mA of average current flows through the inductor at a minimum input voltage of 2.3 V.
The second parameter for choosing the inductor is the desired current ripple in the inductor. Normally, it is advisable to work with a ripple of less than 20% of the average inductor current. A smaller ripple reduces the magnetic hysteresis losses in the inductor, as well as output voltage ripple and EMI. But in the same way, regulation time at load changes rises. In addition, a larger inductor increases the total system size and cost. With these parameters, it is possible to calculate the value of the minimum inductance by using Equation 2.
where
With this calculated value and the calculated currents, it is possible to choose a suitable inductor. In typical applications, TI recommends an inductance of 1 µH, even if Equation 2 yields something lower. Take care so that load transients and losses in the circuit can lead to higher currents as estimated in Equation 3. Also, the losses in the inductor caused by magnetic hysteresis losses and copper losses are a major parameter for total circuit efficiency.
With the chosen inductance value, the peak current for the inductor in steady-state operation can be calculated. Equation 3 shows how to calculate the peak current I.
where
This would be the critical value for the current rating for selecting the inductor. Also consider that load transients and error conditions may cause higher inductor currents.
Because of the nature of the boost converter having a pulsating input current, a low-ESR input capacitor is required to prevent large voltage transients that can cause misbehavior of the device or interferences with other circuits in the system. TI recommends at least a 1.2-µF input capacitor to improve transient behavior of the regulator and EMI behavior of the total power supply circuit. TI recommends placing a ceramic capacitor as close as possible to the VIN and GND pins; to improve the input noise filtering, it is better to use a 4.7-µF capacitor.
For the output capacitor, TI recommends using small ceramic capacitors placed as close as possible to the VOUT and GND pins of the IC. If, for any reason, the application requires the use of large capacitors that cannot be placed close to the IC, TI recommends using a smaller ceramic capacitor in parallel to the large one. This small capacitor must be placed as close as possible to the VOUT and GND pins of the IC. Use Equation 4 to estimate the recommended minimum output capacitance.
where
With a chosen ripple voltage of 10 mV, a minimum effective capacitance of 2.7 µF is needed. The total ripple is larger due to the ESR of the output capacitor. This additional component of the ripple can be calculated using Equation 5.
A capacitor with a value in the range of the calculated minimum must be used. This is required to maintain control loop stability. There are no additional requirements regarding minimum ESR. There is no upper limit for the output capacitance value. Larger capacitors cause lower output voltage ripple as well as lower output voltage drop during load transients.
NOTE
Ceramic capacitors have a DC Bias effect, which have a strong influence on the final effective capacitance needed. Therefore the right capacitor value has to be chosen very carefully.
Package size and voltage rating in combination with material are responsible for differences between the rated capacitor value and the effective capacitance. The minimum effective capacitance value should be 1.2 µF, but the preferred value is about 4.7 µF.
COMPONENT | MIN | TARGET | MAX | UNIT |
---|---|---|---|---|
CIN | 1.2 | 4.7 | 6.5 | µF |
COUT | 1.2 | 4.7 | 10 | µF |
LIN | 0.7 | 1 | 1.3 | µH |
To accommodate for the lower logic levels of some processors' control lines, level shifters are needed to translate the interface voltage down to VCCA, the voltage level used by the processor. The TPD12S015 has bidirectional level shifters on CEC, SCL, and SDA lines to support the two-way communication. The pullup resistors are integrated to minimize the number of external components. For HPD line, only one way of hot-plug indication is needed, the level shifter is unidirectional. There is a built-in HPD_B pulldown resistor to keep the voltage level low on the connector side when nothing is attached. Apart from the signal level translation, the rise-time accelerators on the connector side increases the load driving capability.
To get the best ESD performance on the interface side pins, high-performance ESD diodes are needed. The TPD12S015's ESD diodes on D0+, D0-, D1+, D1-, D2+, D2-, CLK+, CLK-, SCL_B, SDA_B, CEC_B, HPD_B, 5VOUT, and FB ensure passing 8-kV contact IEC, the highest level ESD. Signal integrity on TMDS lines is also a design concern that must be evaluated to meet the HDMI 1.3 or 1.4 data rate. With the typical I/O capacitance of 1.3 pF and a bandwidth above 3 GHz, Figure 11 shows that TPD12S015's ESD structure has enough margin to meet the data rate requirement of HDMI 1.3 or 1.4.
Ground offset between the TPD12S015 ground and the ground of devices on port A of the TPD12S015 must be avoided. The reason for this cautionary remark is that a CMOS or NMOS open-drain capable of sinking 3 mA of current at 0.4 V has an output resistance of 133 Ω or less. Such a driver shares enough current with the port A output pulldown of the TPD12S015 to be seen as a LOW as long as the ground offset is zero. If the ground offset is greater than 0 V, then the driver resistance must be less. Because VILC can be as low as 90 mV at cold temperatures and the low end of the current distribution, the maximum ground offset must not exceed 50 mV. Bus repeaters that use an output offset are not interoperable with the port A of the TPD12S015 as their output LOW levels are not recognized by the TPD12S015 as a LOW. If the TPD12S015 is placed in an application where the VIL of port A of the TPD12S015 does not go below its VILC it pulls port B LOW initially when port A input transitions LOW but the port B returns HIGH, so it does not reproduce the port A input on port B. Such applications must be avoided. Port B is interoperable with all I2C bus slaves, masters, and repeaters.
Some HDMI driver chips may have only one GPIO(CT_CP_HPD) available. In this situation, LE_OE pin is tied to HPD_A instead. Figure 24 shows how TPD12S015 is used in this situation.
See Design Requirements.
See Application Curves.